Low jitter all digital phase locked loop based clock generator for high speed system on-chip applications

被引:6
|
作者
Moorthi, S. [1 ]
Meganathan, D. [2 ]
Janarthanan, D. [2 ]
Kumar, P. Praveen [2 ]
Perinbam, J. Raja Paul [3 ]
机构
[1] Natl Inst Technol, Dept Elect & Elect Engn, Tiruchirappalli 5, Tamil Nadu, India
[2] Anna Univ, Dept Elect Engn, Madras 600044, Tamil Nadu, India
[3] Anna Univ, Coll Engn, Dept Elect & Commun Engn, Madras 600025, Tamil Nadu, India
关键词
all digital phase locked loop (ADPLL); system-on-chip (SoC); phase locked loop (PLL); very high speed integrated circuit (VHSIC); hardware description language (VHDL); digitally controlled oscillator (DCO); phase frequency detector (PFD); voltage controlled oscillator (VCO);
D O I
10.1080/00207210903017255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An efficient architecture for a low jitter all digital phase locked loop (ADPLL) suitable for high speed system-on-chip (SoC) applications is presented in this article. The ADPLL is designed using standard cells and described by hardware description language. The ADPLL implemented in a 90-nm CMOS process can operate from 10 to 200 MHz and achieve worst case frequency acquisition in 14 reference clock cycles. The simulation result shows that the PLL has a cycle to cycle jitter of 164 ps at 100 MHz. Because the digitally controlled oscillator can achieve both high resolution and wide frequency range, it can meet the demands of system-level integration. The proposed ADPLL can easily be ported to different processes in a short time. Thus, it can reduce the design time and design complexity of the ADPLL, making it very suitable for SoC applications.
引用
收藏
页码:1183 / 1189
页数:7
相关论文
共 50 条
  • [41] ALL DIGITAL PHASE-LOCKED LOOP - CONCEPTS, DESIGN AND APPLICATIONS
    SHAYAN, YR
    LENGOC, T
    IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1989, 136 (01) : 53 - 56
  • [42] An FPGA Implementation of an All Digital Phase Locked Loop for Control Applications
    Alecsa, Bogdan
    Onea, Alexandru
    2009 IEEE 5TH INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTER COMMUNICATION AND PROCESSING, PROCEEDINGS, 2009, : 365 - 368
  • [43] Low-Jitter Multi-Output All-Digital Clock Generator Using DTC-Based Open Loop Fractional Dividers
    Elkholy, Ahmed
    Saxena, Saurabh
    Shu, Guanghua
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (06) : 1806 - 1817
  • [44] Full-Custom All-Digital Phase Locked Loop For Clock Generation
    Huang, Mu-lee
    Hung, Chung-Chih
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [45] A fast locked and low phase noise all-digital phase locked loop based on model predictive control
    Sayadi, Mohamad
    Farshidi, Ebrahim
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (03) : 401 - 414
  • [46] An All-Digital Delay-Locked Loop for High-Speed Memory Interface Applications
    Chen, Shih-Lun
    Ho, Ming-Jing
    Sun, Yu-Ming
    Lin, Maung Wai
    Lai, Jung-Chin
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [47] A fast locked and low phase noise all-digital phase locked loop based on model predictive control
    Mohamad Sayadi
    Ebrahim Farshidi
    Analog Integrated Circuits and Signal Processing, 2016, 88 : 401 - 414
  • [48] An all-digital phase-locked loop with high-resolution for SoC applications
    Sheng, Duo
    Chung, Ching-Che
    Lee, Chen-Yi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 207 - +
  • [49] A Low-Jitter Open-Loop All-Digital Clock Generator With Two-Cycle Lock-Time
    Kim, Moo-Young
    Shin, Dongsuk
    Chae, Hyunsoo
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) : 1461 - 1469
  • [50] A Low Jitter Programmable Clock Multiplier Based on a Pulse Injection-Locked Oscillator With a Highly-Digital Tuning Loop
    Helal, Belal M.
    Hsu, Chun-Ming
    Johnson, Kerwin
    Perrott, Michael H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) : 1391 - 1400