A parallel implementation of deblocking filter based on video array architecture for HEVC

被引:0
|
作者
Jiang, Lin [1 ]
Yang, Qian [1 ]
Zhu, Yun [1 ]
Deng, JunYong [1 ]
机构
[1] Xian Univ Posts & Telecommun, Sch Elect Engn, Xian, Peoples R China
基金
美国国家科学基金会;
关键词
HEVC; deblocking filter; parallel processing; dynamical programmable and reconfigurable; array architecture; VLSI ARCHITECTURE; HARDWARE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficiency has become one of the most important topics in computing. High Efficiency Video Coding (HEVC) still adopts the hybrid coding framework. The blocking artifacts still exist and deblocking filter in the HEVC used to reduce the blocking artifacts. Deblocking filter can improve both the subjective and objective video quality, has lowered computational complexity and allows parallel processing. In order to increase the execution efficiency, this paper proposes a parallel implementation of deblocking filter for a 16x16 pixel block basis in HEVC standard based on Video Array Architecture, which is programmable and self-reconfigurable driven by energy efficiency, so as to which could achieve high compute performance at a low energy cost. According to the dependence of pixel process, the 16x16 pixel block is divided into two types by using 32 thin-core processing elements (TCPE). The experimental results show that the frequency is up to 153.386MHZ synthesized under an XC7Z045 FFG900-2 FPGA chip.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Design and Implementation of Efficient Streaming Deblocking and SAO Filter for HEVC Decoder
    Baldev, Swamy
    Shukla, Kaustubh
    Gogoi, Sushanta
    Rathore, Pradeep Kumar
    Peesapati, Rangababu
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2018, 64 (01) : 127 - 135
  • [22] A pipelined VLSI architecture for Sample Adaptive Offset (SAO) filter and deblocking filter of HEVC
    Shen, Sha
    Shen, Weiwei
    Fan, Yibo
    Zeng, Xiaoyang
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (11): : 1 - 11
  • [23] An Efficient Deblocking Filter Algorithm for HEVC
    Kang Runlong
    Zhou Wei
    Huang Xiaodong
    Dong BingChao
    [J]. 2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 379 - 383
  • [24] Efficient Parallel Framework for HEVC Deblocking Filter on Many-core Platform
    Yan, Chenggang
    Zhang, Yongdong
    Dai, Feng
    Li, Liang
    [J]. 2013 DATA COMPRESSION CONFERENCE (DCC), 2013, : 530 - 530
  • [25] HEVC-BASED DEBLOCKING FILTER WITH RAMP PRESERVATION PROPERTIES
    Norkin, Andrey
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 3666 - 3670
  • [26] Parallel Deblocking Filter Based on Modified Order of Accessing the Coding Tree Units for HEVC on Multicore Processor
    Lei, Haiwei
    Liu, Wenyi
    Wang, Anhong
    [J]. KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2017, 11 (03): : 1684 - 1699
  • [27] A Parallel Deblocking Filter based on H.264/AVC Video Coding Standard
    Li, Jiali
    Au, O. C.
    Fang, Lu
    Sun, Lin
    Sun, Wenxiu
    Soysa, Dinuka
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 233 - 236
  • [28] A Parallel and Area-Efficient Architecture for Deblocking Filter and Adaptive Loop Filter
    Du, Juan
    Yu, Lu
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 945 - 948
  • [29] Deblocking Filter for Depth Videos in 3D Video Coding Extension of HEVC
    Song, Yunseok
    Ho, Yo-Sung
    [J]. ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2015, PT II, 2015, 9315 : 292 - 299
  • [30] Design of Streaming Deblocking Filter for HEVC Decoder
    Peesapati, Rangababu
    Das, Sonketa
    Baldev, Swamy
    Ahamed, Shaik Rafi
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2017, 63 (03) : 225 - 233