3D assembly technology for hybrid integration of heterogenous devices

被引:0
|
作者
Jung, Erik
Schmitz, Stefan
Kaschlun, Karin
Magagni, Luca
Fazzi, Alberto
Guerreri, Roberto
Canegallo, Roberto
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For heterogeneous chip technologies (Power/Signal, Electronics/MEMS, CMOS/III-V's,...) the three dimensional integration of hybrid assembled chips is a viable approach to overcome the issues encountered here. Especially when the interconnects become very dense (high I/O's) or signal voltages from chip to chip are vastly different, a non-ohmic contact via capacitive coupling can be a solution to overcome this issue. Submicron accuracies in the z-direction and low-micron accuracies in x/y are required to fulfill the needs of such a capacitive contact for 8x8 mu m(2) sized pad arrays. The authors have successfully developed a chip, the interconnect scheme and the assembly process that allows the capacitive coupling of high I/O chips for electronic, MEMS and heterogeneous hybrid devices. The 3D Chip Stack was afterwards assembled on a test PCB with through via wirebonding. Envisioned concept shows the use of backside contacts e.g. PWR/GND/CLK for the top chip to be realized by integrated through via chip manufacturing as used in MEMS/MOEMS technology.
引用
收藏
页码:9 / 13
页数:5
相关论文
共 50 条
  • [41] 3D integration packaging technology toward 2015
    Utsunomiya, Henry H.
    Journal of Japan Institute of Electronics Packaging, 2012, 15 (02) : 126 - 131
  • [42] Wafer-level 3D integration technology
    Koester, S. J.
    Young, A. M.
    Yu, R. R.
    Purushothaman, S.
    Chen, K. -N.
    La Tulipe, D. C., Jr.
    Rana, N.
    Shi, L.
    Wordeman, M. R.
    Sprogis, E. J.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 583 - 597
  • [43] 3D Heterogeneous Integration Technology for AI System
    Koyanagi, Mitsumasa
    2020 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2020,
  • [44] 3D Monolithic Integration: stacking technology and applications
    Radu, Ionut
    Nguyen, Bich-Yen
    Gaudin, Gweltaz
    Mazure, Carlos
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [45] Three-Dimensional (3D) Integration Technology
    Ohba, T.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 1011 - 1016
  • [46] Low temperature bonding technology for 3D integration
    Ko, Cheng-Ta
    Chen, Kuan-Neng
    MICROELECTRONICS RELIABILITY, 2012, 52 (02) : 302 - 311
  • [47] 3D sequential integration opportunities and technology optimization
    Batude, P.
    Sklenard, B.
    Fenouillet-Beranger, C.
    Previtali, B.
    Tabone, C.
    Rozeau, O.
    Billoint, O.
    Turkyilmaz, O.
    Sarhan, H.
    Thuries, S.
    Cibrario, G.
    Brunet, L.
    Deprat, F.
    Michallet, J-E.
    Clermidy, F.
    Vinet, M.
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 373 - 375
  • [48] Optical Manipulation of Nanoparticles for Assembly of 3D Devices and Materials
    McLeod, Euan
    Melzer, Jeffrey
    2020 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2020,
  • [49] Development of 3D Through Silicon Stack (TSS) Assembly for Wide IO Memory to Logic Devices Integration
    Kim, Dong Wook
    Vidhya, Ramachandran
    Henderson, Brian
    Ray, Urmi
    Gu, Sam
    Zhao, Wei
    Radojcic, Riko
    Nowak, Matt
    Lee, Changmin
    Paek, Jongsik
    Lee, Kiwook
    Huemoeller, Ron
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 77 - 80
  • [50] Heterogeneous Integration of Nano Enabling Devices for 3D ICs
    Wang, Li
    Ma, Rui
    Zhang, Chen
    Dong, Zongyu
    Wang, Xin
    Shi, Zitao
    Liu, Jian
    Lin, Lin
    Zhao, Hui
    Lu, Fei
    Fang, Qiang
    Yang, Chen
    Zhan, Jing
    Ren, Tianling
    Li, Xinxin
    Huang, Ru
    Wang, Albert
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 249 - 254