3D assembly technology for hybrid integration of heterogenous devices

被引:0
|
作者
Jung, Erik
Schmitz, Stefan
Kaschlun, Karin
Magagni, Luca
Fazzi, Alberto
Guerreri, Roberto
Canegallo, Roberto
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For heterogeneous chip technologies (Power/Signal, Electronics/MEMS, CMOS/III-V's,...) the three dimensional integration of hybrid assembled chips is a viable approach to overcome the issues encountered here. Especially when the interconnects become very dense (high I/O's) or signal voltages from chip to chip are vastly different, a non-ohmic contact via capacitive coupling can be a solution to overcome this issue. Submicron accuracies in the z-direction and low-micron accuracies in x/y are required to fulfill the needs of such a capacitive contact for 8x8 mu m(2) sized pad arrays. The authors have successfully developed a chip, the interconnect scheme and the assembly process that allows the capacitive coupling of high I/O chips for electronic, MEMS and heterogeneous hybrid devices. The 3D Chip Stack was afterwards assembled on a test PCB with through via wirebonding. Envisioned concept shows the use of backside contacts e.g. PWR/GND/CLK for the top chip to be realized by integrated through via chip manufacturing as used in MEMS/MOEMS technology.
引用
收藏
页码:9 / 13
页数:5
相关论文
共 50 条
  • [31] 3D Heterogeneous System Integration: Application Driver for 3D Technology Development
    Beyne, Eric
    Marchal, Pol
    Van Der Plas, Geert
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 213 - 213
  • [32] 3D Integration Technology for Hybrid Pixel Detectors Designed for Particle Physics and Imaging Experiments
    Henry, D.
    Berthelot, A.
    Cuchet, R.
    Chantre, C.
    Campbell, M.
    Tick, T.
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [33] Cu/BCB hybrid bonding with TSV for 3D integration by using fly cutting technology
    Hsiao, Zhi-Cheng
    Ko, Cheng-Ta
    Chang, Hsiang-Hung
    Fu, Huan-Chun
    Chiang, Chia-Wei
    Hsu, Chao-Kai
    Shen, Wen-Wei
    Lo, Wei-Chung
    2015 International Conference on Electronic Packaging and iMAPS All Asia Conference (ICEP-IAAC), 2015, : 834 - 837
  • [34] 300-mm Wafer 3D Integration Technology using Hybrid Wafer Bonding
    Hozawa, Kazuyuki
    Aoki, Mayu
    Hanaoka, Yuko
    Takeda, Kenichi
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 51 - 54
  • [35] 3D Hybrid Integration Technology for Opto-Electronic Hetero-Integrated Systems
    Lee, Kangwook
    Fukushima, Takafumi
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 33 (12): : 71 - 90
  • [36] Design Benefits of Hybrid Bonding for 3D Integration
    Nigussie, Theodros
    Pan, Tse-Han
    Lipa, Steve
    Pitts, W. Shepherd
    DeLaCruz, Javi
    Franzon, Paul
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1876 - 1881
  • [37] New Multichip-to-Wafer 3D Integration Technology Using Self-Assembly and Cu Nano-Pillar Hybrid Bonding
    Koyanagi, M.
    Lee, K. W.
    Fukushima, T.
    Tanaka, T.
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 338 - 341
  • [38] A 3D Hybrid Integration Methodology for Terabit Transceivers
    Dong, Yunfeng
    Johansen, Tom K.
    Zhurbenko, Vitaliy
    Beretta, Antonio
    Vannucci, Antonello
    Locatelli, Gianpietro
    2015 SBMO/IEEE MTT-S INTERNATIONAL MICROWAVE AND OPTOELECTRONICS CONFERENCE (IMOC), 2015,
  • [39] 3D Advanced Integration Technology for Heterogeneous Systems
    Vivet, Pascal
    Bernard, Christian
    Clermidy, Fabien
    Dutoit, Denis
    Guthmuller, Eric
    Panades, Ivan-Miro
    Pillonnet, G.
    Thonnart, Yvain
    Garnier, Arnaud
    Lattard, Didier
    Jouve, Amandine
    Bana, Franck
    Mourier, Thierry
    Cheramy, Severine
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [40] Wafer stacking : key technology for 3D integration
    Lagahe-Blanchard, C.
    Aspar, B.
    2009 IEEE INTERNATIONAL SOI CONFERENCE, 2009, : 41 - 44