Effect of jitter on the settling time of mesochronous clock retiming circuits

被引:1
|
作者
Kadayinti, Naveen [1 ]
Budkuley, Amitalok J. [2 ]
Baghini, Maryam S. [3 ]
Sharma, Dinesh K. [3 ]
机构
[1] Indian Inst Technol Dharwad, Dept Elect Engn, Dharwad, Karnataka, India
[2] Chinese Univ Hong Kong, Dept Informat Engn, Sha Tin, Hong Kong, Peoples R China
[3] Indian Inst Technol, Dept Elect Engn, Mumbai, Maharashtra, India
关键词
Settling time; Clock recovery; Metastability; Low swing interconnect; Absorbing Markov chains; NET-LENGTH DISTRIBUTION; DATA RECOVERY CIRCUIT; BURST-MODE CLOCK; TRANSCEIVER; LOCKING;
D O I
10.1007/s10470-018-1344-9
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is well known that timing jitter can degrade the bit error rate of receivers that recover the clock from input data. However, timing jitter can also result in an indefinite increase in the settling time of clock recovery circuits, particularly in low swing mesochronous systems. Mesochronous clock retiming circuits are required in repeaterless low swing on-chip interconnects. We first discuss how timing jitter can result in a large increase in the settling time of the clock recovery circuit. Next, the circuit is modelled as a Markov chain with absorbing states. The mean time to absorption of the Markov chain, which represents the mean settling time of the circuit, is determined. The model is validated through behavioural simulations of the circuit, the results of which match well with the model predictions. We consider circuits with (1) data dependent jitter, (2) random jitter, and (3) combination of both of them. We show that a mismatch between the strengths of up and down corrections of the retiming can reduce the settling time. In particular, a 10% mismatch can reduce the mean settling time by up to 40%. We leverage this fact toward improving the settling time performance, and propose useful techniques based on biased training sequences and mismatched charge pumps. We also present a coarse+fine clock retiming circuit, which can operate in coarse first mode, to reduce the settling time substantially. These fast settling retiming circuits are verified with circuit simulations.
引用
收藏
页码:623 / 640
页数:18
相关论文
共 50 条
  • [1] Effect of jitter on the settling time of mesochronous clock retiming circuits
    Naveen Kadayinti
    Amitalok J. Budkuley
    Maryam S. Baghini
    Dinesh K. Sharma
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 623 - 640
  • [2] Settling Time of Mesochronous Clock Re-timing Circuits in the Presence of Timing Jitter
    Kadayinti, Naveen
    Budkuley, Amitalok J.
    Sharma, Dinesh K.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [3] Measurements of the effect of jitter on the performance of clock retiming circuits for on-chip interconnects
    Kadayinti, Naveen
    Baghini, Maryam Shojaei
    Sharma, Dinesh K.
    MICROELECTRONICS JOURNAL, 2018, 81 : 101 - 106
  • [4] Optimal clock period clustering for sequential circuits with retiming
    Pan, PC
    Karandikar, AK
    Liu, CL
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (06) : 489 - 498
  • [5] Optimal clock period clustering for sequential circuits with retiming
    Karandikar, AK
    Pan, PC
    Liu, CL
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 122 - 127
  • [6] MINIMIZING JITTER IN CLOCK EXTRACTION CIRCUITS
    FOSTER, B
    ELECTRONIC ENGINEERING, 1987, 59 (723): : 45 - &
  • [7] FPGA synthesis with retiming and pipelining for clock period minimization of sequential circuits
    Cong, S
    Wu, C
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 644 - 649
  • [8] SAMPLING CLOCK JITTER ESTIMATION AND COMPENSATION IN ADC CIRCUITS
    Towfic, Zaid J.
    Ting, Shang-Kee
    Sayed, Ali H.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 829 - 832
  • [9] OPTIMAL RETIMING OF LEVEL-CLOCKED CIRCUITS USING SYMMETRICAL CLOCK SCHEDULES
    LOCKYEAR, B
    EBELING, C
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (09) : 1097 - 1109
  • [10] Analysis of Random Clock Jitter Effect in Time-Interleaved DACs
    Chen, Hong
    Wang, Nan
    Gao, Xiang
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,