Settling Time of Mesochronous Clock Re-timing Circuits in the Presence of Timing Jitter

被引:0
|
作者
Kadayinti, Naveen [1 ]
Budkuley, Amitalok J. [1 ]
Sharma, Dinesh K. [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
来源
2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2017年
关键词
Settling time; clock recovery; metastability; timing jitter; low swing interconnect; absorbing Markov chains; TRANSCEIVER; RECOVERY; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is well known that timing jitter can degrade the bit error rate (BER) of receivers that recover clock information from the input data. In this paper, we show that timing jitter can also result in an indefinite increase in the settling time of clock recovery circuits, particularly in low swing mesochronous systems. Mesochronous clock retiming circuits are used to recover a clock of the correct phase from a clock of the correct frequency. Such receivers are required for repeaterless on-chip interconnects and in off-chip interconnects that use a forwarded clock. We first show how timing jitter can result in large increase in the settling time of the clock recovery circuit. Next, we model the circuit as a Markov chain with absorbing states. Here, the mean time of absorption of the Markov chain, which represents the mean settling time of the circuit, is determined. The model is validated by confirming its predictions with behavioural simulations of the circuit. Using insights provided by the model, techniques for reducing the settling time are proposed and their efficacy is confirmed with circuit level simulations.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Effect of jitter on the settling time of mesochronous clock retiming circuits
    Kadayinti, Naveen
    Budkuley, Amitalok J.
    Baghini, Maryam S.
    Sharma, Dinesh K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (03) : 623 - 640
  • [2] Effect of jitter on the settling time of mesochronous clock retiming circuits
    Naveen Kadayinti
    Amitalok J. Budkuley
    Maryam S. Baghini
    Dinesh K. Sharma
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 623 - 640
  • [3] Spectral Characterization of Clock Timing Jitter
    Yang, Weiguo
    SOUTHEASTCON 2024, 2024, : 746 - 751
  • [4] A digital clock re-timing circuit for on-chip source-synchronous serial links
    Elrabaa, Muhammad E. S.
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 206 - 209
  • [5] Re-timing traffic lights reduces urban pollution
    Deel, Lindsay
    FRONTIERS IN ECOLOGY AND THE ENVIRONMENT, 2015, 13 (04) : 183 - 183
  • [6] Fractional Spectrum Analysis for Nonuniform Sampling in the Presence of Clock Jitter and Timing Offset
    Ma, Jinming
    Tao, Ran
    Li, Yongzhe
    Kang, Xuejing
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2020, 68 : 4148 - 4162
  • [7] Pulse jitter and timing errors in RSFQ circuits
    Rylyakov, AV
    Likharev, KK
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 3539 - 3544
  • [8] Flight Re-timing Models to Improve the Robustness of Airline Schedules
    Novianingsih, K.
    Hadianti, R.
    THAI JOURNAL OF MATHEMATICS, 2016, : 49 - 60
  • [9] Pulse jitter and timing errors in RSFQ circuits
    State Univ of New York, Stony Brook, United States
    IEEE Trans Appl Supercond, 2 III (3539-3544):
  • [10] 3R all-optical regeneration with re-timing stage based on a clock auxiliary carrier
    Curti, F
    Beleffi, GMT
    Forin, DM
    Reale, A
    Teixeira, A
    Guglielmucci, M
    2005 7th International Conference on Transparent Optical Networks, Vol 2, Proceedings, 2005, : 179 - 181