Effect of jitter on the settling time of mesochronous clock retiming circuits

被引:1
|
作者
Kadayinti, Naveen [1 ]
Budkuley, Amitalok J. [2 ]
Baghini, Maryam S. [3 ]
Sharma, Dinesh K. [3 ]
机构
[1] Indian Inst Technol Dharwad, Dept Elect Engn, Dharwad, Karnataka, India
[2] Chinese Univ Hong Kong, Dept Informat Engn, Sha Tin, Hong Kong, Peoples R China
[3] Indian Inst Technol, Dept Elect Engn, Mumbai, Maharashtra, India
关键词
Settling time; Clock recovery; Metastability; Low swing interconnect; Absorbing Markov chains; NET-LENGTH DISTRIBUTION; DATA RECOVERY CIRCUIT; BURST-MODE CLOCK; TRANSCEIVER; LOCKING;
D O I
10.1007/s10470-018-1344-9
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is well known that timing jitter can degrade the bit error rate of receivers that recover the clock from input data. However, timing jitter can also result in an indefinite increase in the settling time of clock recovery circuits, particularly in low swing mesochronous systems. Mesochronous clock retiming circuits are required in repeaterless low swing on-chip interconnects. We first discuss how timing jitter can result in a large increase in the settling time of the clock recovery circuit. Next, the circuit is modelled as a Markov chain with absorbing states. The mean time to absorption of the Markov chain, which represents the mean settling time of the circuit, is determined. The model is validated through behavioural simulations of the circuit, the results of which match well with the model predictions. We consider circuits with (1) data dependent jitter, (2) random jitter, and (3) combination of both of them. We show that a mismatch between the strengths of up and down corrections of the retiming can reduce the settling time. In particular, a 10% mismatch can reduce the mean settling time by up to 40%. We leverage this fact toward improving the settling time performance, and propose useful techniques based on biased training sequences and mismatched charge pumps. We also present a coarse+fine clock retiming circuit, which can operate in coarse first mode, to reduce the settling time substantially. These fast settling retiming circuits are verified with circuit simulations.
引用
收藏
页码:623 / 640
页数:18
相关论文
共 50 条
  • [31] Investigation of Phase Noise and Jitter in CMOS Sampling Clock Generation Circuits for Time-domain Breast Cancer Detection System
    Toya, Akihiro
    Masui, Yoshihiro
    Sugawara, Mitsutoshi
    Maeda, Tomoaki
    Ono, Masahiro
    Murasaka, Yoshitaka
    Iwata, Atsushi
    Kikkawa, Takamaro
    2017 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2017,
  • [32] Novel CMOS circuits to measure data-dependent jitter, random jitter, and sinusoidal jitter in real time
    Ichiyania, Kiyotaka
    Ishida, Masahiro
    Yamaguchi, Takahiro J.
    Soma, Mani
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2008, 56 (05) : 1278 - 1285
  • [33] Influence of Jitter on Limit Cycles in Bang-Bang Clock and Data Recovery Circuits
    Verbeke, Marijn
    Rombouts, Pieter
    Vyncke, Arno
    Torfs, Guy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (06) : 1463 - 1471
  • [34] An Analytical Jitter Tolerance Model for DLL-Based Clock and Data Recovery Circuits
    Ryu, Kyungho
    Lee, Kil-Hoon
    Lim, Jung-Pil
    Kim, Jinho
    Pae, Hansu
    Park, Junho
    Lim, Hyun-Wook
    Lee, Jae-Youl
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (11) : 2257 - 2267
  • [35] Discrete-time modeling of clock jitter in continuous-time ΔΣ modulators
    Chopp, Philip M.
    Hamoui, Anas A.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 497 - 500
  • [36] Clock jitter effect on switched-capacitor filter design
    El Oualkadi, A
    Paillot, JM
    Flandre, D
    FLUCTUATION AND NOISE LETTERS, 2006, 6 (01): : L29 - L33
  • [37] Colored Clock Jitter Model in Audio Continuous-Time ΣΔ Modulators
    De Berti, C.
    Malcovati, P.
    Crespi, L.
    Baschirotto, A.
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [38] Design methodology for low-jitter differential clock recovery circuits in high performance ADCs
    Nunez, Juan
    Gines, Antonio J.
    Peralias, Eduardo J.
    Rueda, Adoracion
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (03) : 593 - 609
  • [39] Design methodology for low-jitter differential clock recovery circuits in high performance ADCs
    Juan Núñez
    Antonio J. Ginés
    Eduardo J. Peralías
    Adoración Rueda
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 593 - 609
  • [40] An approach to the design of low-jitter differential clock recovery circuits for high performance ADCs
    Nunez, Juan
    Gines, Antonio J.
    Peralias, Eduardo J.
    Rueda, Adoracion
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,