A yield improvement technique in severe process, voltage, and temperature variations and extreme voltage scaling

被引:7
|
作者
Radfar, Mohsen [1 ]
Singh, Jack [1 ]
机构
[1] La Trobe Univ, Dept Elect Engn, Melbourne, Vic 3086, Australia
关键词
Timing yield; Subthreshold design; Forward body biasing; Process; Temperature; Voltage variations; ENERGY; CMOS; SRAM;
D O I
10.1016/j.microrel.2014.07.138
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Drastic yield reduction at sub/nearthreshold voltage domains, caused by the severe process, voltage, and temperature (PVT) variations in this region, is challenging characteristic of recent nanometre sensory chips. Using a variation sensitive and ultra-low-power design, this paper proposes a novel technique capable of sensing and responding to PVT variations by providing an appropriate forward body bias (FBB) so that the delay variations and timing yield of whole system as well as energy-delay product (EDP) are improved. Theoretical analysis for the error probability, confirmed by post-layout HSPICE simulations for an 8-bit Kogge-Stone adder and also two large Fast Fourier Transform (FFT) processors, shows considerable improvements in severe PVT variations and extreme voltage scaling. For this adder, for example, the proposed technique can reduce error rate from 50% to 1% at 0.4 V. In another implementation, in average similar to 7x delay variation and similar to 4x EDP improvement is gained after this technique is applied to an iterative 1024pt, radix 4, complex FFT while working in sub/nearthreshold voltage region of 0.3 V-0.6 V. Also, pipelined version of the FIT consumed only 412pJ/FFT at 0.4 V while processing 125 K FFT/sec. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2813 / 2823
页数:11
相关论文
共 50 条
  • [41] Thermal-aware dynamic voltage frequency scaling for many-core processors under process variations
    Hong, Hyejeong
    Lim, Jaeil
    Lim, Hyunyul
    Kang, Sungho
    IEICE ELECTRONICS EXPRESS, 2013, 10 (14):
  • [42] Path Delay Measurement with Correction for Temperature And Voltage Variations
    Miyake, Yousuke
    Kato, Takaaki
    Kajihara, Seiji
    2020 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2020), 2020, : 112 - 117
  • [43] Logical Effort Model Extension with Temperature and Voltage Variations
    Wu, Chun-Hui
    Lin, Shun-Hua
    Chiueh, Herming
    14TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATION OF ICS AND SYSTEMS, 2008, : 85 - 88
  • [44] Voltage Scaling for SRAM in 45nm CMOS Process
    Hu, Jianping
    Zhu, Jiaguo
    QUANTUM, NANO, MICRO AND INFORMATION TECHNOLOGIES, 2011, 39 : 253 - 259
  • [45] STT-MRAM Cell Reliability Evaluation under Process, Voltage and Temperature (PVT) Variations
    Vatajelu, Elena I.
    Rodriguez-Montanes, Rosa
    Indaco, Marco
    Prinetto, Paolo
    Figueras, Joan
    2015 10TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2015,
  • [46] Performance Analysis of Current-Mode Interconnect System in Presence of Process, Voltage, and Temperature Variations
    Agrawal, Yash
    Parekh, Rutu
    Chandel, Rajeevan
    ADVANCES IN POWER SYSTEMS AND ENERGY MANAGEMENT, 2018, 436
  • [47] Influence of Process-Voltage-Temperature variations on the behavior of a hybrid SET-FET circuit
    Amat, E.
    Bausells, J.
    Perez-Murano, F.
    2017 SPANISH CONFERENCE ON ELECTRON DEVICES (CDE), 2017,
  • [48] Supply voltage scaling for temperature insensitive CMOS circuit operation
    Bellaouar, A
    Fridi, A
    Elmasry, MI
    Itoh, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (03): : 415 - 417
  • [49] Simulating and improving microelectronic device reliability by scaling voltage and temperature
    Li, XJ
    Walter, JD
    Bernstein, JB
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 496 - 502
  • [50] Low-voltage bandgap reference with temperature compensation based on a threshold voltage technique
    Bendali, A
    Savaria, Y
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 201 - 204