A yield improvement technique in severe process, voltage, and temperature variations and extreme voltage scaling

被引:7
|
作者
Radfar, Mohsen [1 ]
Singh, Jack [1 ]
机构
[1] La Trobe Univ, Dept Elect Engn, Melbourne, Vic 3086, Australia
关键词
Timing yield; Subthreshold design; Forward body biasing; Process; Temperature; Voltage variations; ENERGY; CMOS; SRAM;
D O I
10.1016/j.microrel.2014.07.138
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Drastic yield reduction at sub/nearthreshold voltage domains, caused by the severe process, voltage, and temperature (PVT) variations in this region, is challenging characteristic of recent nanometre sensory chips. Using a variation sensitive and ultra-low-power design, this paper proposes a novel technique capable of sensing and responding to PVT variations by providing an appropriate forward body bias (FBB) so that the delay variations and timing yield of whole system as well as energy-delay product (EDP) are improved. Theoretical analysis for the error probability, confirmed by post-layout HSPICE simulations for an 8-bit Kogge-Stone adder and also two large Fast Fourier Transform (FFT) processors, shows considerable improvements in severe PVT variations and extreme voltage scaling. For this adder, for example, the proposed technique can reduce error rate from 50% to 1% at 0.4 V. In another implementation, in average similar to 7x delay variation and similar to 4x EDP improvement is gained after this technique is applied to an iterative 1024pt, radix 4, complex FFT while working in sub/nearthreshold voltage region of 0.3 V-0.6 V. Also, pipelined version of the FIT consumed only 412pJ/FFT at 0.4 V while processing 125 K FFT/sec. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2813 / 2823
页数:11
相关论文
共 50 条
  • [21] TECHNIQUE FOR ADJUSTING OUTPUT VOLTAGE AND TEMPERATURE COMPENSATION OF TRANSISTORIZED VOLTAGE STABILIZERS
    VOSTROKNUTOV, NN
    FALKOVIC.YZ
    MEASUREMENT TECHNIQUES-USSR, 1972, 15 (01): : 99 - +
  • [22] THRESHOLD VOLTAGE VARIATIONS WITH TEMPERATURE IN MOS TRANSISTORS
    WANG, R
    DUNKLEY, J
    DEMASSA, TA
    JELSMA, LF
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1971, ED18 (06) : 386 - &
  • [23] Fine-Grain Voltage Tuned Cache Architecture for Yield Management Under Process Variations
    Kong, Joonho
    Pan, Yan
    Ozdemir, Serkan
    Mohan, Anitha
    Memik, Gokhan
    Chung, Sung Woo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (08) : 1532 - 1536
  • [24] Tunable Sensors for Process-Aware Voltage Scaling
    Chan, Tuck-Boon
    Kahng, Andrew B.
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 7 - 14
  • [25] Optimizing Total Power of Many-Core Processors Considering Voltage Scaling Limit and Process Variations
    Lee, Jungseob
    Kim, Nam Sung
    ISLPED 09, 2009, : 201 - 206
  • [26] Optimality and Improvement of Dynamic Voltage Scaling Algorithms for Multimedia Applications
    Cao, Zhen
    Foo, Brian
    He, Lei
    van der Schaar, Mihaela
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (03) : 681 - 690
  • [27] Optimality and improvement of dynamic voltage scaling algorithms for multimedia applications
    Cao, Zhen
    Foo, Brian
    He, Lei
    van der Schaar, Mihaela
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 179 - 184
  • [28] AN IMPROVEMENT OF ULTRA LOW POWER, VOLTAGE AND TEMPERATURE INSENSITIVE CMOS VOLTAGE REFERENCE
    Sa-Ngiamvibool, Worawat
    Punyawong, Wachirapunya
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2017, 62 (02): : 175 - 178
  • [29] Effect of Process, Voltage and Temperature (PVT) Variations In LECTOR-B (Leakage Reduction Technique) at 70 nm Technology Node
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [30] Effect of Process, Voltage and Temperature (PVT) Variations In LECTOR-B (Leakage Reduction Technique) at 70 nm Technology Node
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS), 2015,