A yield improvement technique in severe process, voltage, and temperature variations and extreme voltage scaling

被引:7
|
作者
Radfar, Mohsen [1 ]
Singh, Jack [1 ]
机构
[1] La Trobe Univ, Dept Elect Engn, Melbourne, Vic 3086, Australia
关键词
Timing yield; Subthreshold design; Forward body biasing; Process; Temperature; Voltage variations; ENERGY; CMOS; SRAM;
D O I
10.1016/j.microrel.2014.07.138
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Drastic yield reduction at sub/nearthreshold voltage domains, caused by the severe process, voltage, and temperature (PVT) variations in this region, is challenging characteristic of recent nanometre sensory chips. Using a variation sensitive and ultra-low-power design, this paper proposes a novel technique capable of sensing and responding to PVT variations by providing an appropriate forward body bias (FBB) so that the delay variations and timing yield of whole system as well as energy-delay product (EDP) are improved. Theoretical analysis for the error probability, confirmed by post-layout HSPICE simulations for an 8-bit Kogge-Stone adder and also two large Fast Fourier Transform (FFT) processors, shows considerable improvements in severe PVT variations and extreme voltage scaling. For this adder, for example, the proposed technique can reduce error rate from 50% to 1% at 0.4 V. In another implementation, in average similar to 7x delay variation and similar to 4x EDP improvement is gained after this technique is applied to an iterative 1024pt, radix 4, complex FFT while working in sub/nearthreshold voltage region of 0.3 V-0.6 V. Also, pipelined version of the FIT consumed only 412pJ/FFT at 0.4 V while processing 125 K FFT/sec. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2813 / 2823
页数:11
相关论文
共 50 条
  • [31] Digitally assisted dynamic comparator with reduced offset across process, voltage, and temperature variations
    Abdelmagid, Basem A.
    Mohieldin, Ahmed N.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 146
  • [32] Process, Voltage and Temperature Variations Aware Low Leakage Approach for Nanoscale CMOS Circuits
    Sharma, Vijay Kumar
    Pattanaik, Manisha
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) : 45 - 52
  • [33] High Voltage Device Negative Bias Temperature Instability Improvement with Different Process Conditions
    Sim, P. C.
    Koo, S. S.
    Pal, D. K.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 967 - 972
  • [34] A New Scheduling Technique Based on Dynamic Voltage Scaling for MPSoC
    Park, Chang-Woo
    Noh, Kyung-Woo
    Kim, Seok-Yoon
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 512 - 515
  • [35] Design of High Delay Block using Voltage Scaling Technique
    Chaudhuri, Chandrima
    Kumar, Vinod
    Ghosh, Narendra Nath
    Mal, Ashis Kumar
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 457 - 460
  • [36] NOVEL SCALING TECHNIQUE FOR HIGH-VOLTAGE ANALOG ICS
    CARLSON, AC
    SUNDARAM, SL
    STEELE, JW
    DYDYK, MM
    SOLID STATE TECHNOLOGY, 1991, 34 (03) : 85 - 89
  • [37] Variations-aware low-power design with voltage scaling
    Azizi, N
    Khellah, MM
    De, V
    Najm, FN
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 529 - 534
  • [38] Automating Design of Voltage Interpolation to Address Process Variations
    Brownell, Kevin M.
    Khan, Ali Durlov
    Wei, Gu-Yeon
    Brooks, David
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (03) : 383 - 396
  • [39] Evaluating Voltage Islands in CMPs under Process Variations
    Das, Abhishek
    Ozdemir, Serkan
    Memik, Gokhan
    Choudhary, Alok
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 129 - 136
  • [40] A Low-Power Dual Threshold Voltage-Voltage Scaling Technique for Domino Logic Circuits
    Arun, P.
    Ramasamy, S.
    2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION & NETWORKING TECHNOLOGIES (ICCCNT), 2012,