Performance and Variability-Aware SRAM Design for Gate-All-Around Nanosheets and Benchmark with FinFETs at 3nm Technology Node

被引:5
|
作者
Rzepa, Gerhard [1 ]
Bhuwalka, Krishna K. [2 ]
Baumgartner, Oskar [1 ]
Leonelli, Daniele [2 ]
Karner, Hui-Wen [1 ]
Schanovsky, Franz [1 ]
Kernstock, Christian [1 ]
Stanojevic, Zlatan [1 ]
Wu, Hao [2 ]
Benistant, Francis [3 ]
Liu, Changze [2 ]
Karner, Markus [1 ]
机构
[1] Global TCAD Solut, Vienna, Austria
[2] Huawei Technol R&D Belguim NV, Leuven, Belgium
[3] HiSilicon Technol, Shenzhen, Peoples R China
关键词
D O I
10.1109/IEDM45625.2022.10019528
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For the 3nm technology node, horizontal gate-all-around nanosheet devices offer a non-disruptive process transition from fin technologies with the advantage of full 3D design flexibility and better short-channel control. For SRAM cell design, this enables non-digital n/pFET balancing. In this paper, a performance and variability-aware DTCO flow is used to benchmark nanosheet SRAM cells against fin technologies at 3nm node, targeted at 45 nm CPP and 21 nm MP. The impact of gate length, fin height, number of nanosheets, effective n/pFET widths, channel doping, and vertical nanosheet pitch is studied. Despite the lower parasitic capacitances of fins, the design freedoms of nanosheets enable superior SRAM operation in terms of both V-min and read delay even at smaller cell areas.
引用
收藏
页数:4
相关论文
共 39 条
  • [31] Hybrid Integration of Gate-All-Around Stacked Si Nanosheet FET and Si/SiGe Super-Lattice FinFET to Optimize 6T-SRAM for N3 Node and Beyond
    Zhang, Xuexiang
    Yao, Jiaxin
    Luo, Yanna
    Cao, Lei
    Zheng, Yantong
    Zhang, Qingzhu
    Wu, Zhenhua
    Yin, Huaxiang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 1776 - 1783
  • [32] A High-Performance 30-nm Gate-All-Around Poly-Si Nanowire Thin-Film Transistor With NH3 Plasma Treatment
    Lee, Chen-Ming
    Tsui, Bing-Yue
    [J]. IEEE ELECTRON DEVICE LETTERS, 2010, 31 (07) : 683 - 685
  • [33] A stacked SONOS technology, up to 4 levels and 6nm crystalline nanowires, with gate-all-around or independent gates (Φ-Flash), suitable for full 3D integration
    Hubert, A.
    Nowak, E.
    Tachi, K.
    Maffini-Alvaro, V.
    Vizioz, C.
    Arvet, C.
    Colonna, J. -P.
    Hartmann, J. -M.
    Loup, V.
    Baud, L.
    Pauliac, S.
    Delaye, V.
    Carabasse, C.
    Molas, G.
    Ghibaudo, G.
    De Salvo, B.
    Faynot, O.
    Ernst, T.
    [J]. 2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 591 - +
  • [34] Design Feasibility of High-Performance Si Wire Gate-All-Around Metal-Oxide-Semiconductor Field-Effect Transistor in Sub-30-nm-Channel Regime
    Omura, Yasuhisa
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (01)
  • [35] 3D Technology Computer-Aided Design-Based Optimization of Channel Radius Considering Line Edge Roughness on Gate-All-Around Nanowire FET
    Son, Dokyun
    Ko, Kyul
    Kang, Myounggon
    Shin, Hyungcheol
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (05) : 3060 - 3064
  • [36] Performance Comparison Between Inversion Mode and Junctionless Cylindrical Gate All Around Si Nanowire MOSFET Using Dual Metal Gate Work Function Engineering for Upcoming Sub 5 nm Technology Node
    Sanjay, Vibhor
    Kumar, Vibhor
    Vohra, Anil
    [J]. SILICON, 2024, 16 (03) : 989 - 1003
  • [37] Performance Comparison Between Inversion Mode and Junctionless Cylindrical Gate All Around Si Nanowire MOSFET Using Dual Metal Gate Work Function Engineering for Upcoming Sub 5 nm Technology Node
    Vibhor Sanjay
    Anil Kumar
    [J]. Silicon, 2024, 16 : 989 - 1003
  • [38] DC and Analog/RF Performance Evaluation Using Dual Metal Gate Work Function Engineering of Junctionless Cylindrical Gate All Around Si Nanowire MOSFET Using NEGF Approach for Upcoming Sub 5 nm Technology Node
    Sanjay
    Kumar, Vibhor
    Vohra, Anil
    [J]. INTERNATIONAL JOURNAL OF PRECISION ENGINEERING AND MANUFACTURING, 2024, 25 (09) : 1885 - 1897
  • [39] Extremely high selective Si1_ xGex-film wet etchant generating highly dissolved oxygen via peracetic acid oxidant for lateral gate-all-around FETs with a logic node of less than 3-nm
    Lee, Seung-Jae
    Lee, Ji-Eun
    Lee, Chang-Jin
    Kim, Ji-Hoon
    Kim, Ji-Hun
    Kim, Min-Won
    Choi, Ji-Ho
    Jeong, Ui-Hyun
    Park, Jea-Gun
    [J]. CHEMICAL ENGINEERING JOURNAL, 2023, 475