Hybrid Integration of Gate-All-Around Stacked Si Nanosheet FET and Si/SiGe Super-Lattice FinFET to Optimize 6T-SRAM for N3 Node and Beyond

被引:0
|
作者
Zhang, Xuexiang [1 ,2 ,3 ]
Yao, Jiaxin [1 ,2 ,3 ]
Luo, Yanna [1 ,2 ,3 ]
Cao, Lei [1 ,2 ,3 ]
Zheng, Yantong [1 ,2 ,3 ]
Zhang, Qingzhu [1 ,2 ,3 ]
Wu, Zhenhua [1 ,2 ,3 ]
Yin, Huaxiang [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Integrated Circuit Adv Proc R&D Ctr, Beijing 100029, Peoples R China
[2] Chinese Acad Sci, State Key Lab Fabricat Technol Integrated Circuits, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Integrated Circuits, Beijing 100049, Peoples R China
关键词
3-nm process node; 6T static random access memory (6T-SRAM); hybrid integration; Si/SiGe super-lattice FinFET (SL-FinFET); vertically stacked gate-all-around nanosheet FET (GAA NSFET); CMOS; PERFORMANCE; TECHNOLOGY; DEVICE; SRAM;
D O I
10.1109/TED.2024.3358251
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The implementation of vertically stacked gate-all-around nanosheet FET (GAA NSFET) may help improve the performance of static random access memory (SRAM) for the design flexibility with variable NS widths. However, the method that often relies on the increasing of device width for higher driving current is to cause an increased SRAM cell area and degrade the scalability of transistor in advanced nodes. In this article, an innovated SRAM bitcell design with hybrid integration of Si NSFET and Si/SiGe super-lattice FinFET (SL-FinFET) in one SRAM cell is proposed for less area and improved performance in 3 nm and beyond nodes. Under the same footprint, p-type SL-FinFET delivers obviously enhanced driving current compared with NSFET and it may yield improved circuit performance for the SRAM cell with natural transistor ratio. The integration process method and the layout schemes for two kinds of typical 6T-SRAM cells, including the high-robustness cell (HI-R Cell) and the high-speed cell (HI-S Cell) with the hybrid integration method, are presented for optimizing high-density (HD) and high-performance (HP) SRAM. As compared with the HD NSFET SRAM cell, the HD HI-R Cell achieves 16.2% improvement in read static noise margin (RSNM) and the HD HI-S Cell achieves 21.6% reduction in read time and 28.6% reduction in write time. The HP hybrid integrated cell even pushes the SRAM cell performance arriving to the theoretical limits of regular NSFETs. Moreover, the hybrid integration scheme may provide another revolutionary method to optimize transistor ratio by adjusting the height of SiGe thickness in the transistors.
引用
收藏
页码:1776 / 1783
页数:8
相关论文
共 3 条
  • [1] Physical Insights of Si-Core-SiGe-Shell Gate-All-Around Nanosheet pFET for 3 nm Technology Node
    Xu, Haoqing
    Yao, Jiaxin
    Yang, Zhizhen
    Cao, Lei
    Zhang, Qingzhu
    Li, Yongliang
    Du, Anyan
    Yin, Huaxiang
    Wu, Zhenhua
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (06) : 3365 - 3371
  • [2] Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub-3nm Stacked Si Gate-All-Around Nanosheet FET
    Yadav, Nisha
    Jadav, Sunil
    Saini, Gaurav
    [J]. SILICON, 2023, 15 (01) : 217 - 228
  • [3] Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub - 3nm Stacked Si Gate-All-Around Nanosheet FET
    Nisha Yadav
    Sunil Jadav
    Gaurav Saini
    [J]. Silicon, 2023, 15 : 217 - 228