Physical Insights of Si-Core-SiGe-Shell Gate-All-Around Nanosheet pFET for 3 nm Technology Node

被引:5
|
作者
Xu, Haoqing [1 ,2 ]
Yao, Jiaxin [1 ,2 ]
Yang, Zhizhen [1 ,2 ]
Cao, Lei [1 ,2 ]
Zhang, Qingzhu [1 ,2 ]
Li, Yongliang [1 ,2 ]
Du, Anyan [1 ,2 ]
Yin, Huaxiang [1 ,2 ]
Wu, Zhenhua [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Key Lab Microelect Devices & Integrated Technol, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Integrated Circuits, Beijing 100049, Peoples R China
关键词
Stress; Germanium; Silicon; Mathematical models; Lattices; Performance evaluation; Scattering; Core/shell; germanium; nanosheet; TCAD simulation; COMPACT MODEL; MOBILITY; MOSFET; FET;
D O I
10.1109/TED.2023.3268156
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a physics-based simulation study of a Si-core-SiGe-shell gate-all-around (GAA) nanosheet FET (NSFET). The numerical simulations employ various models including 1) an elastic model for lattice mismatch-induced stress in the core/shell structure; 2) the k . p method with a Poisson solver for the electrostatics; 3) Kubo-Greenwood model for low-field mobility calculation with surface roughness fit with experimental results; and 4) multi-subband Boltzmann transport equation (SBTE) for the high-field transfer characteristics. The study evaluates the effect of channel/wafer orientation, Ge component ratio x in SiGe-shell region, core thickness T-core, and surface roughness on electrostatics and transport properties. The Si/SiGe core/shell structure can be an additional performance knob for advanced technology node beyond 3 nm due to the following key physics: 1) thin SiGe-shell region with a high Ge component ratio tends to exhibit higher compressive stress in the shell region due to lattice mismatch; 2) holes are mainly confined in the SiGe-shell region under compressive strain at ON-state, leading to a significant enhancement in I-ON for pMOS devices; and 3) core/shell devices exhibit lower hole density at OFF-state in the channel compared with Si-channel device, resulting in current leakage reduction. Finally, the proposed Si-coreSiGe-shell pMOS device achieves a 30.5% enhancement of I-ON at T-core = 3 nm and x = 0.1, and two orders of magnitude higher ON -OFF ratio at T-core = 2 nm and x = 0.1, compared to the single Si-channel pMOS device. The results suggest that the proposed core-shell structure is a potential candidate for 3-nm node pMOS and beyond.
引用
收藏
页码:3365 / 3371
页数:7
相关论文
共 50 条
  • [1] SiGe Gate-All-around Nanosheet Reliability
    Zhou, Huimei
    Wang, Miaomiao
    Bao, Ruqiang
    Durfee, Curtis
    Qin, Liqiao
    Zhang, Jingyun
    [J]. 2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [2] SiGe Gate-All-around Nanosheet Reliability
    Zhou, Huimei
    Wang, Miaomiao
    Bao, Ruqiang
    Durfee, Curtis
    Qin, Liqiao
    Zhang, Jingyun
    [J]. 2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [3] Stacked Gate-All-Around Nanosheet pFET with Highly Compressive Strained Si1-xGex Channel
    Mochizuki, S.
    Bhuiyan, M.
    Zhou, H.
    Zhang, J.
    Stuckert, E.
    Li, J.
    Zhao, K.
    Wang, M.
    Basker, V
    Loubet, N.
    Guo, D.
    Haran, B.
    Bu, H.
    [J]. 2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [4] On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node
    Wong, Hei
    Kakushima, Kuniyuki
    [J]. NANOMATERIALS, 2022, 12 (10)
  • [5] Comparing bulk-Si FinFET and gate-all-around FETs for the 5 nm technology node
    Vashishtha, Vinay
    Clark, Lawrence T.
    [J]. MICROELECTRONICS JOURNAL, 2021, 107
  • [6] Strain, stress, and mechanical relaxation in fin-patterned Si/SiGe multilayers for sub-7nm nanosheet gate-all-around device technology
    Reboh, S.
    Coquand, R.
    Barraud, S.
    Loubet, N.
    Bernier, N.
    Audoit, G.
    Rouviere, J. -L.
    Augendre, E.
    Li, J.
    Gaudiello, J.
    Gambacorti, N.
    Yamashita, T.
    Faynot, O.
    [J]. APPLIED PHYSICS LETTERS, 2018, 112 (05)
  • [7] Physical Insights on Quantum Confinement and Carrier Mobility in Si, Si0.45, Ge0.55, Ge Gate-All-Around NSFET for 5nm Technology Node
    Yao, Jiaxin
    Li, Jun
    Luo, Kun
    Yu, Jiahan
    Zhang, Qingzhu
    Hou, Zhaozhao
    Gu, Jie
    Yang, Wen
    Wu, Zhenhua
    Yin, Huaxiang
    Wang, Wenwu
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 841 - 848
  • [8] Exploration of Negative Capacitance in Gate-All-Around Si Nanosheet Transistors
    Sakib, Fahimul Islam
    Hasan, Md. Azizul
    Hossain, Mainul
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) : 5236 - 5242
  • [9] Modeling gate-all-around Si/SiGe MOSFETs and circuits for digital applications
    Subindu Kumar
    Amrita Kumari
    Mukul Kumar Das
    [J]. Journal of Computational Electronics, 2017, 16 : 47 - 60
  • [10] Modeling gate-all-around Si/SiGe MOSFETs and circuits for digital applications
    Kumar, Subindu
    Kumari, Amrita
    Das, Mukul Kumar
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 47 - 60