Test compression for scan circuits using scan polarity adjustment and pinpoint test relaxation

被引:3
|
作者
Doi, Yasumi [1 ]
Kajihara, Seiji [1 ]
Wen, Xiaoqing [1 ]
Li, Lei [1 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Kyushu Inst Technol, Dept Comp Sci & Elect, Iizuka, Fukuoka 8208502, Japan
关键词
D O I
10.1145/1120725.1120744
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a test compression method that effectively derives the capability of a run-length based encoding. The method employs two techniques: scan polarity adjustment and pinpoint test relaxation. Given a test set for a full-scan circuit, scan polarity adjustment selectively flips the values of some scan cells in test patterns. It can be realized by changing connections between two scan cells so that the inverted output of a scan cell, Q, is connected to the next scan cell. Pinpoint test relaxation flips some specified is in the test patterns to Os without any fault coverage loss. Both techniques are applied by referring to a gain-penalty table to determine scan cells or bits to be flipped. Experimental results on ISCAS' 89 benchmark circuits show that the proposed method could reduce test data volume by 36%. Switching activities, i.e. test power during scan testing, were also reduced.
引用
收藏
页码:59 / 64
页数:6
相关论文
共 50 条
  • [41] TEST SEQUENCE LENGTH MINIMIZATION FOR SCAN-DESIGN CIRCUITS
    ZAKREVSKY, LA
    [J]. AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1993, (02): : 3 - 8
  • [42] Improved test stimulus scan-in method for integrated circuits
    Chen, Chuandong
    Luo, Haibo
    Chen, Yuxiang
    [J]. DYNA, 2018, 93 (04): : 391 - 397
  • [43] COMPAS -: Compressed test pattern sequencer for scan based circuits
    Novák, O
    Zahrádka, J
    Plíva, Z
    [J]. DEPENDABLE COMPUTING - EDCC-5, PROCEEDINGS, 2005, 3463 : 403 - 414
  • [44] Static test compaction for multiple full-scan circuits
    Pomeranz, I
    Reddy, SM
    [J]. 21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 393 - 396
  • [45] Scan BIST with biased scan test signals
    Dong, Xiang
    Chen MingJing
    Sun JiaGuang
    [J]. SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2008, 51 (07): : 881 - 895
  • [46] A postprocessing procedure to reduce the number of different test lengths in a test set for scan circuits
    Pomeranz, I
    Reddy, SM
    [J]. 10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 131 - 136
  • [47] Scan BIST with biased scan test signals
    XIANG Dong1
    2 Deptartment of Computer Science and Engineering
    [J]. Science China(Information Sciences), 2008, (07) : 881 - 895
  • [48] Scan BIST with biased scan test signals
    Dong Xiang
    MingJing Chen
    JiaGuang Sun
    [J]. Science in China Series F: Information Sciences, 2008, 51 : 881 - 895
  • [49] Compression/scan co-design for reducing test data volume, scan-in power dissipation and test application time
    Hu, Y
    Han, YH
    Li, XW
    Li, HW
    Wen, XQ
    [J]. 11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 175 - 182
  • [50] A Hybrid Test Architecture to Reduce Test Application Time in Full Scan Sequential Circuits
    Ghosh, Priyankar
    Mitra, Srobona
    Sengupta, Indranil
    Bhattacharya, Bhargab
    Seth, Sharad
    [J]. 2009 ANNUAL IEEE INDIA CONFERENCE (INDICON 2009), 2009, : 25 - +