Test compression for scan circuits using scan polarity adjustment and pinpoint test relaxation

被引:3
|
作者
Doi, Yasumi [1 ]
Kajihara, Seiji [1 ]
Wen, Xiaoqing [1 ]
Li, Lei [1 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Kyushu Inst Technol, Dept Comp Sci & Elect, Iizuka, Fukuoka 8208502, Japan
关键词
D O I
10.1145/1120725.1120744
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a test compression method that effectively derives the capability of a run-length based encoding. The method employs two techniques: scan polarity adjustment and pinpoint test relaxation. Given a test set for a full-scan circuit, scan polarity adjustment selectively flips the values of some scan cells in test patterns. It can be realized by changing connections between two scan cells so that the inverted output of a scan cell, Q, is connected to the next scan cell. Pinpoint test relaxation flips some specified is in the test patterns to Os without any fault coverage loss. Both techniques are applied by referring to a gain-penalty table to determine scan cells or bits to be flipped. Experimental results on ISCAS' 89 benchmark circuits show that the proposed method could reduce test data volume by 36%. Switching activities, i.e. test power during scan testing, were also reduced.
引用
收藏
页码:59 / 64
页数:6
相关论文
共 50 条
  • [31] Reducing test-data volume using P-testable scan chains in circuits with multiple scan chains
    Pomeranz, I
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (10) : 1465 - 1476
  • [32] Test data compression technique for embedded cores using virtual scan chains
    Jas, A
    Pouya, B
    Touba, NA
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (07) : 775 - 780
  • [33] Using on-chip test pattern compression for full scan SoC designs
    Lang, H
    Pfeiffer, J
    Maguire, J
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 638 - 643
  • [34] Test Time Minimisation in Scan Compression Designs using Dynamic Channel Allocation
    Abraham, Jais
    Umapathi, Shankar
    Krishnamurthi, Sumitha
    [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 593 - 594
  • [35] Design scan test strategy for single phase dynamic circuits
    Cheng, CH
    [J]. 18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 199 - 206
  • [36] TEST APPLICATION TIME REDUCTION FOR SEQUENTIAL-CIRCUITS WITH SCAN
    LEE, SY
    SALUJA, KK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (09) : 1128 - 1140
  • [37] Scan Chain Encryption for the Test, Diagnosis and Debug of Secure Circuits
    Da Silva, Mathieu
    Flottes, Marie-lise
    Di Natale, Giorgio
    Rouzeyre, Bruno
    Prinetto, Paolo
    Restifo, Marco
    [J]. 2017 22ND IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2017,
  • [38] Research on robust path delay test for scan architecture circuits
    Ma, JL
    Peng, XG
    [J]. ISTM/2001: 4TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 2001, : 555 - 558
  • [39] Test pattern generation for circuits with asynchronous signals based on scan
    Teramoto, M
    Fukazawa, T
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 21 - 28
  • [40] Static test compaction for circuits with multiple independent scan chains
    Pomeranz, Irith
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (01): : 12 - 17