Area and energy-efficient crosstalk avoidance codes for on-chip buses

被引:57
|
作者
Sridhara, SR [1 ]
Ahmed, A [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, ECE Dept, Urbana, IL 61801 USA
关键词
D O I
10.1109/ICCD.2004.1347891
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Capacitive crosstalk between adjacent wires in long on-chip buses significantly increases propagation delay in the deep submicron regime. A high-speed bus can be designed by eliminating crosstalk delay through bus encoding. In this paper, we present an overview of the existing coding schemes and show that they require either a large wiring overhead or complex encoder-decoder circuits. We propose a family of codes referred to as overlapping codes that reduce both overheads. We construct two codes from this family and demonstrate their superiority over existing schemes in terms of area and energy dissipation. Specifically, for a 1-cm 32-bit bus in 0.13-mum CMOS technology, we present a 48-wire solution that has 1.98x speed-up, 10% energy savings and requires 20% less area than shielding.
引用
收藏
页码:12 / 17
页数:6
相关论文
共 50 条
  • [31] EnAAM: Energy-Efficient Anti-Aging for On-Chip Video Memories
    Shafique, Muhammad
    Khan, Muhammad Usman Karim
    Tuefek, Orcun
    Henkel, Joerg
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [32] Energy-Efficient eDRAM-Based On-Chip Storage Architecture for GPGPUs
    Jing, Naifeng
    Jiang, Li
    Zhang, Tao
    Li, Chao
    Fan, Fengfeng
    Liang, Xiaoyao
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (01) : 122 - 135
  • [33] Exploiting variable cycle transmission energy-efficient on-chip interconnect design
    Kalyan, T. Venkata
    Mutyam, Madhu
    Rao, P. Vijaya Sankara
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 235 - +
  • [34] Towards Scalable, Energy-Efficient, Bus-Based On-Chip Networks
    Udipi, Aniruddha N.
    Muralimanohar, Naveen
    Balasubramonian, Rajeev
    HPCA-16 2010: SIXTEENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2010, : 247 - +
  • [35] An Energy-efficient On-chip Learning Architecture for STDP based Sparse Coding
    Kim, Heetak
    Tang, Hoyoung
    Park, Jongsun
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [36] A gracefully degrading and energy-efficient modular router architecture for on-chip networks
    Kim, Jongman
    Nicopoulos, Chrysostomos
    Park, Dongkook
    Naravanan, Vijaykrishnan
    Youssif, Mazin S.
    Das, Chita R.
    33RD INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHTIECTURE, PROCEEDINGS, 2006, : 4 - 15
  • [37] An Energy-Efficient GAN Accelerator with On-chip Training for Domain Specific Optimization
    Kim, Soyeon
    Kang, Sanghoon
    Han, Donghyeon
    Kim, Sangyeob
    Kim, Sangjin
    Yoo, Hoi-jun
    2020 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2020,
  • [38] EcoLaser: An Adaptive Laser Control for Energy-Efficient On-Chip Photonic Interconnects
    Demir, Yigit
    Hardavellas, Nikos
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 3 - 8
  • [39] Energy-Efficient Monolithic Three-Dimensional On-Chip Memory Architectures
    Yu, Ye
    Jha, Niraj K.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 620 - 633
  • [40] An Energy-Efficient Computing-in-Memory Neuromorphic System with On-Chip Training
    Zhao, Zhao
    Wang, Yuan
    Zhang, Xinyue
    Cui, Xiaoxin
    Huang, Ru
    2019 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS 2019), 2019,