Area and energy-efficient crosstalk avoidance codes for on-chip buses

被引:57
|
作者
Sridhara, SR [1 ]
Ahmed, A [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, ECE Dept, Urbana, IL 61801 USA
关键词
D O I
10.1109/ICCD.2004.1347891
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Capacitive crosstalk between adjacent wires in long on-chip buses significantly increases propagation delay in the deep submicron regime. A high-speed bus can be designed by eliminating crosstalk delay through bus encoding. In this paper, we present an overview of the existing coding schemes and show that they require either a large wiring overhead or complex encoder-decoder circuits. We propose a family of codes referred to as overlapping codes that reduce both overheads. We construct two codes from this family and demonstrate their superiority over existing schemes in terms of area and energy dissipation. Specifically, for a 1-cm 32-bit bus in 0.13-mum CMOS technology, we present a 48-wire solution that has 1.98x speed-up, 10% energy savings and requires 20% less area than shielding.
引用
收藏
页码:12 / 17
页数:6
相关论文
共 50 条
  • [21] An Energy-Efficient and Area-Efficient Depthwise Separable Convolution Accelerator with Minimal On-Chip Memory Access
    Chen, Yi
    Lou, Jie
    Lanius, Christian
    Freye, Florian
    Loh, Johnson
    Gemmeke, Tobias
    2023 IFIP/IEEE 31ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, VLSI-SOC, 2023, : 50 - 55
  • [22] Design and Implementation of Efficient CODECs for On-Chip Buses to reduce both Crosstalk Delay and Power Dissipation
    Rao, J. Venkateswara
    Rao, P. Sudhakara
    2012 NATIONAL CONFERENCE ON COMPUTING AND COMMUNICATION SYSTEMS (NCCCS), 2012, : 312 - 316
  • [23] An Energy-Efficient Multiwire Error Control Scheme for Reliable On-Chip Interconnects Using Hamming Product Codes
    Fu, Bo
    Ampadu, Paul
    VLSI DESIGN, 2008,
  • [24] Coding for reliable on-chip buses: Fundamental limits and practical codes
    Sridhara, SR
    Shanbhag, NR
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 417 - 422
  • [25] SENIN: An Energy-Efficient Sparse Neuromorphic System with On-Chip Learning
    Choi, Myung-Hoon
    Choi, Seungkyu
    Sim, Jaehyeong
    Kim, Lee-Sup
    2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
  • [26] Energy-efficient on-chip optical diode based on the optomechanical effect
    Qiu, Huaqing
    Dong, Jianji
    Liu, Li
    Zhang, Xinliang
    OPTICS EXPRESS, 2017, 25 (08): : 8975 - 8985
  • [27] An On-Chip Autonomous Thermoelectric Energy Management System for Energy-Efficient Active Cooling
    Alexandrov, Borislav
    Ahmed, Khondker Z.
    Mukhopadhyay, Saibal
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 51 - 56
  • [28] Coding for reliable on-chip buses: A class of fundamental bounds and practical codes
    Sridhara, Srinivasa R.
    Shanbhag, Naresh R.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (05) : 977 - 982
  • [29] SNN Model for Highly Energy and Area Efficient On-Chip Classification
    Biswas, Anmol
    Shukla, Aditya
    Prasad, Sidharth
    Ganguly, Udayan
    ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING, PT II, 2017, 10614 : 763 - 764
  • [30] Energy-Efficient Transceiver Circuits for Short-Range On-chip Interconnects
    Postman, Jacob
    Chiang, Patrick
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,