Gate-overlapped lightly doped drain poly-Si thin film transistors by employing low-temperature doping techniques

被引:2
|
作者
Choi, KY [1 ]
Park, KC [1 ]
Han, MK [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
关键词
gate-overlapped lightly doped drain (GO-LDD); poly-Si; thin film transistors; leakage current; ion shower doping; in-situ; doping; hydrogenation;
D O I
10.1143/JJAP.37.1067
中图分类号
O59 [应用物理学];
学科分类号
摘要
We have fabricated a gate-overlapped lightly doped drain (GO-LDD) polycrystalline silicon thin film transistor (poly-Si TFT) applicable for large area AMLCD by employing the large area-and low-temperature-doping techniques, such as ion shower doping and in-situ doping. Experimental results show that the leakage current of the proposed TFTs is reduced by more than the magnitude of two orders, compared with that of conventional non-offset TFT, while the ON current is scarcely decreased. The degradation phenomena after gate bias stress in GO-LDD TFTs with in-situ doping has not been found because the electron trapping into the overlayer may be suppressed effectively by the high quality TEOS interlayer.
引用
收藏
页码:1067 / 1070
页数:4
相关论文
共 50 条
  • [1] Analysis of hot carrier effect in low-temperature poly-Si gate-overlapped lightly doped drain thin film transistors
    Uraoka, Y. (uraoka@ms.aist-nara.ac.jp), 1600, Japan Society of Applied Physics (42):
  • [2] Analysis of hot carrier effect in low-temperature poly-Si gate-overlapped lightly doped drain thin film transistors
    Kawakita, T
    Nakagawa, H
    Uraoka, Y
    Fuyuki, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (6A): : 3354 - 3360
  • [3] Gate-overlapped lightly doped drain poly-Si thin-film transistors for large area AMLCD
    Choi, KY
    Lee, JW
    Han, MK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (06) : 1272 - 1279
  • [4] Reliability of low-temperature poly-Si thin film transistors with lightly doped drain structures
    Furuta, Mamoru
    Uraoka, Yukiharu
    Fuyuki, Takashi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2003, 42 (7 A): : 4257 - 4260
  • [5] Reliability of low-temperature poly-Si thin film transistors with lightly doped drain structures
    Furuta, M
    Uraoka, Y
    Fuyuki, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (7A): : 4257 - 4260
  • [6] The effect of gate overlap lightly doped drains on low temperature poly-Si thin film transistors
    Cho, Jaehyun
    Jung, Sungwook
    Jang, Kyungsoo
    Park, Hyungsik
    Heo, Jongkyu
    Lee, Wonbaek
    Gong, DaeYoung
    Park, Seungman
    Choi, Hyungwook
    Jung, Hanwook
    Choi, Byoungdeog
    Yi, Junsin
    MICROELECTRONICS RELIABILITY, 2012, 52 (01) : 137 - 140
  • [7] Gate overlapped lightly doped drain poly-Si TFTs employing 45° tilt implant for source and drain
    Lee, JH
    Shin, MY
    Shin, HS
    Nam, WJ
    Han, MK
    AMORPHOUS AND NANOCRYSTALLINE SILICON SCIENCE AND TECHNOLOGY- 2004, 2004, 808 : 655 - 660
  • [8] Fabrication of low-temperature poly-Si thin film transistors with self-aligned graded lightly doped drain structure
    Cheng, HC
    Lin, CW
    Cheng, LJ
    Tseng, CH
    Chang, TK
    Peng, YC
    Wang, WT
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2002, 5 (01) : G1 - G3
  • [9] A novel gate-overlapped LDD poly-si thin-film transistor
    Choi, KY
    Han, MK
    IEEE ELECTRON DEVICE LETTERS, 1996, 17 (12) : 566 - 568
  • [10] Gate Array Using Low-Temperature Poly-Si Thin-Film Transistors
    Kimura, Mutsumi
    Inoue, Masashi
    Matsuda, Tokiyoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (07): : 341 - 344