Gate-overlapped lightly doped drain poly-Si thin film transistors by employing low-temperature doping techniques

被引:2
|
作者
Choi, KY [1 ]
Park, KC [1 ]
Han, MK [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
关键词
gate-overlapped lightly doped drain (GO-LDD); poly-Si; thin film transistors; leakage current; ion shower doping; in-situ; doping; hydrogenation;
D O I
10.1143/JJAP.37.1067
中图分类号
O59 [应用物理学];
学科分类号
摘要
We have fabricated a gate-overlapped lightly doped drain (GO-LDD) polycrystalline silicon thin film transistor (poly-Si TFT) applicable for large area AMLCD by employing the large area-and low-temperature-doping techniques, such as ion shower doping and in-situ doping. Experimental results show that the leakage current of the proposed TFTs is reduced by more than the magnitude of two orders, compared with that of conventional non-offset TFT, while the ON current is scarcely decreased. The degradation phenomena after gate bias stress in GO-LDD TFTs with in-situ doping has not been found because the electron trapping into the overlayer may be suppressed effectively by the high quality TEOS interlayer.
引用
收藏
页码:1067 / 1070
页数:4
相关论文
共 50 条
  • [31] Degradation in low-temperature poly-si thin film transistors depending on grain boundaries
    Uraoka, Y
    Kitajima, K
    Kirimura, H
    Yano, H
    Hatayama, T
    Fuyuki, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (5A): : 2895 - 2901
  • [32] Degradation in low-temperature poly-Si thin film transistors depending on grain boundaries
    Uraoka, Yukiharu
    Kitajima, Koji
    Kirimura, Hiroshi
    Yano, Hiroshi
    Hatayama, Tomoaki
    Fuyuki, Takashi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2005, 44 (5 A): : 2895 - 2901
  • [33] Effects of fabrication parameters on the electrical stability of gate overlapped lightly doped drain polysilicon thin-film transistors
    Bonfiglietti, A
    Valletta, A
    Rapisarda, M
    Mariucci, L
    Fortunato, G
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (5B): : 4384 - 4388
  • [34] Hysteresis Characteristics in Low Temperature Poly-Si Thin Film Transistors
    Chung, Hoon-Ju
    Kim, Dae-Hwan
    Kim, Byeong-Koo
    JOURNAL OF INFORMATION DISPLAY, 2005, 6 (04) : 6 - 10
  • [35] Raised Source/Drain (RSD) and Vertical Lightly Doped Drain (LDD) Poly-Si Thin-Film Transistor
    Chien, Feng-Tso
    Ye, Jing
    Yen, Wei-Cheng
    Chen, Chii-Wen
    Lin, Cheng-Li
    Tsai, Yao-Tsung
    MEMBRANES, 2021, 11 (02) : 1 - 11
  • [36] Dynamic negative bias temperature instability in low-temperature poly-Si thin-film transistors
    Chen, Chih-Yang
    Wang, Tong-Yi
    Ma, Ming-Wen
    Chen, Wei-Cheng
    Lin, Hsiao-Yi
    Yeh, Kuan-Lin
    Wang, Shen-De
    Lei, Tan-Fu
    AD'07: Proceedings of Asia Display 2007, Vols 1 and 2, 2007, : 1233 - 1237
  • [37] Channel doping effects in poly-Si thin film transistors
    Valletta, A
    Mariucci, L
    Bonfiglietti, A
    Fortunato, G
    Brotherton, SD
    THIN SOLID FILMS, 2005, 487 (1-2) : 242 - 246
  • [38] Gate-insulator film deposition by remote plasma chemical vapour deposition for low-temperature poly-Si thin-film transistors
    Murata, Y
    Itoh, M
    Morozumi, S
    POLYCRYSTALLINE SEMICONDUCTORS VII, PROCEEDINGS, 2003, 93 : 73 - 77
  • [39] A High-Gain Inverter With Low-Temperature Poly-Si Oxide Thin-Film Transistors
    Kim, Hyunho
    Jeong, Duk Young
    Lee, Suhui
    Jang, Jin
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (03) : 411 - 414
  • [40] STRUCTURAL DIMENSION EFFECTS OF PLASMA HYDROGENATION ON LOW-TEMPERATURE POLY-SI THIN-FILM TRANSISTORS
    KIM, YS
    CHOI, KY
    LEE, SK
    MIN, BH
    HAN, MK
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1994, 33 (1B): : 649 - 653