A 1-GHz low-power transposition memory using new pulse-clocked D flip-flops

被引:0
|
作者
Yang, PH [1 ]
Wang, JS [1 ]
Wang, YM [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 62117, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design of a 1-GHz transposition memory (TRAM) that is designed in a 3.3-V 0.35-mu m CMOS technology. This high-speed TRAM is designed with the DFF-based architecture, and a new true-single-phase pulse-clocked D flip-flop (DFF) is developed to help achieve low power besides the high-speed performance. The new DFF is evolved from the true-single-phase-clocked (TSPC) split-output D latch, but the clock signal to the latch is locally processed to let the latch to behave as a DFF. The new DFF has a simpler circuit structure and less number of transistors triggered by the clock signal as compared to the previously reported high-speed semidynamic DFF (SD DFF). Therefore, when applying this new DFF to the TRAM, the power consumption of constituent DFFs and the clock driver in the TRAM can be reduced. The TRAM of this work has the same maximum operating frequency as the other TRAM designed with the SD DFFs, but 15% of the power is saved for the new design.
引用
收藏
页码:665 / 668
页数:4
相关论文
共 50 条
  • [1] Low-power flip-flops with reliable clock gating
    Strollo, AGM
    Napoli, E
    De Caro, D
    MICROELECTRONICS JOURNAL, 2001, 32 (01) : 21 - 28
  • [2] Discussion on the low-power CMOS latches and flip-flops
    Qiu, XH
    Chen, HY
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 477 - 480
  • [3] New clock-gating techniques for low-power flip-flops
    Strollo, AGM
    Napoli, E
    De Caro, D
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 114 - 119
  • [4] Low-power sequential circuit design using T flip-flops
    Wu, XW
    Pedram, M
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2001, 88 (06) : 635 - 643
  • [5] Design of Low-Power Explicit type Pulse-Trigger Generator for Flip-Flops
    Sharanya, T.
    Mastani, S. Aruna
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1531 - 1534
  • [6] A unified approach in the analysis of latches and flip-flops for low-power systems
    Stojanovic, V
    Oklobdzija, VG
    Bajwa, R
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 227 - 232
  • [7] LOW CLOCK-SWING TSPC FLIP-FLOPS FOR LOW-POWER APPLICATIONS
    Hu, Yingbo
    Zhou, Runde
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (01) : 121 - 131
  • [8] Design space exploration of low-power flip-flops in FinFET technology
    Mahmoodi, Ehsan
    Gholipour, Morteza
    INTEGRATION-THE VLSI JOURNAL, 2020, 75 : 52 - 62
  • [9] Low Voltage and Low Power Pulse Flip-Flops in Nanometer CMOS Processes
    Hu, Jianping
    Yu, Xiaoying
    CURRENT NANOSCIENCE, 2012, 8 (01) : 102 - 107
  • [10] Low-power, high-performance and low clock swing D Flip-Flops with single power supply
    Zhang, Jianjun
    Sun, Yihe
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 855 - 858