共 50 条
- [32] A low-power design method for FPGA using extra flip-flops driven by phase-shifted clock ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2007, 90 (08): : 35 - 44
- [33] Variation resilient low-power memristor-based synchronous flip-flops: design and analysis Microsystem Technologies, 2021, 27 : 525 - 538
- [34] Variation resilient low-power memristor-based synchronous flip-flops: design and analysis MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (02): : 525 - 538
- [35] Physical Implementation and Testing of Low-Power Adiabatic Flip-Flops with Energy-Recycling Pads PRZEGLAD ELEKTROTECHNICZNY, 2012, 88 (9B): : 192 - 195
- [36] Comparative study on low-power high-performance standard-cell flip-flops MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 390 - 398
- [37] Low power synthesis of finite state machines with mixed D and T flip-flops ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 803 - 808
- [38] DESIGN OF D FLIP-FLOPS WITH LOW POWER-DELAY PRODUCT BASED ON FINFET 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
- [40] Low-Power High-Speed Sense-Amplifier-Based Flip-Flops With Conditional Bridging IEEE ACCESS, 2023, 11 : 121835 - 121844