A 1-GHz low-power transposition memory using new pulse-clocked D flip-flops

被引:0
|
作者
Yang, PH [1 ]
Wang, JS [1 ]
Wang, YM [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 62117, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design of a 1-GHz transposition memory (TRAM) that is designed in a 3.3-V 0.35-mu m CMOS technology. This high-speed TRAM is designed with the DFF-based architecture, and a new true-single-phase pulse-clocked D flip-flop (DFF) is developed to help achieve low power besides the high-speed performance. The new DFF is evolved from the true-single-phase-clocked (TSPC) split-output D latch, but the clock signal to the latch is locally processed to let the latch to behave as a DFF. The new DFF has a simpler circuit structure and less number of transistors triggered by the clock signal as compared to the previously reported high-speed semidynamic DFF (SD DFF). Therefore, when applying this new DFF to the TRAM, the power consumption of constituent DFFs and the clock driver in the TRAM can be reduced. The TRAM of this work has the same maximum operating frequency as the other TRAM designed with the SD DFFs, but 15% of the power is saved for the new design.
引用
收藏
页码:665 / 668
页数:4
相关论文
共 50 条
  • [31] A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops
    Chung, W
    Lo, T
    Sachdev, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 913 - 918
  • [32] A low-power design method for FPGA using extra flip-flops driven by phase-shifted clock
    Katashita, Toshihiro
    Maeda, Atsushi
    Yamaguchi, Yoshinori
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2007, 90 (08): : 35 - 44
  • [33] Variation resilient low-power memristor-based synchronous flip-flops: design and analysis
    Soumitra Pal
    Vivek Gupta
    Aminul Islam
    Microsystem Technologies, 2021, 27 : 525 - 538
  • [34] Variation resilient low-power memristor-based synchronous flip-flops: design and analysis
    Pal, Soumitra
    Gupta, Vivek
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (02): : 525 - 538
  • [35] Physical Implementation and Testing of Low-Power Adiabatic Flip-Flops with Energy-Recycling Pads
    Jiang, Jintao
    Hu, Jianping
    PRZEGLAD ELEKTROTECHNICZNY, 2012, 88 (9B): : 192 - 195
  • [36] Comparative study on low-power high-performance standard-cell flip-flops
    Oskuii, ST
    Alvandpour, A
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 390 - 398
  • [37] Low power synthesis of finite state machines with mixed D and T flip-flops
    Iranli, A
    Rezvani, P
    Pedram, M
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 803 - 808
  • [38] DESIGN OF D FLIP-FLOPS WITH LOW POWER-DELAY PRODUCT BASED ON FINFET
    Liao, Kai
    Cui, Xiaoxin
    Liao, Nan
    Wang, Tian
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [39] Design of Low-Power Structural FIR Filter Using Data-Driven Clock Gating and Multibit Flip-Flops
    Touil, Lamjed
    Hamdi, Abdelaziz
    Gassoumi, Ismail
    Mtibaa, Abdellatif
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2020, 2020
  • [40] Low-Power High-Speed Sense-Amplifier-Based Flip-Flops With Conditional Bridging
    Joo, Bomin
    Kong, Bai-Sun
    IEEE ACCESS, 2023, 11 : 121835 - 121844