共 50 条
- [41] Impact of Process Variation on Timing Characteristics of MTCMOS Flip-Flops for Low-Power Mobile Multimedia Applications PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 73 - 76
- [43] Low clock swing D flip-flops design by using output control and MTCMOS INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 486 - 495
- [44] Low-voltage, low-power, high-speed 0.25-μm GaAsHEMT delay flip-flops IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (11): : 1774 - 1785
- [45] A low power 8 x 27-1 PRBS generator using Exclusive-OR gate merged D flip-flops 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 779 - 782
- [47] Low-power single- and double-edge-triggered flip-flops for high-speed applications IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (02): : 118 - 122