A 1-GHz low-power transposition memory using new pulse-clocked D flip-flops

被引:0
|
作者
Yang, PH [1 ]
Wang, JS [1 ]
Wang, YM [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 62117, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design of a 1-GHz transposition memory (TRAM) that is designed in a 3.3-V 0.35-mu m CMOS technology. This high-speed TRAM is designed with the DFF-based architecture, and a new true-single-phase pulse-clocked D flip-flop (DFF) is developed to help achieve low power besides the high-speed performance. The new DFF is evolved from the true-single-phase-clocked (TSPC) split-output D latch, but the clock signal to the latch is locally processed to let the latch to behave as a DFF. The new DFF has a simpler circuit structure and less number of transistors triggered by the clock signal as compared to the previously reported high-speed semidynamic DFF (SD DFF). Therefore, when applying this new DFF to the TRAM, the power consumption of constituent DFFs and the clock driver in the TRAM can be reduced. The TRAM of this work has the same maximum operating frequency as the other TRAM designed with the SD DFFs, but 15% of the power is saved for the new design.
引用
收藏
页码:665 / 668
页数:4
相关论文
共 50 条
  • [41] Impact of Process Variation on Timing Characteristics of MTCMOS Flip-Flops for Low-Power Mobile Multimedia Applications
    Hwang, Eun Ju
    Kim, Wook
    Kim, Young Hwan
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 73 - 76
  • [42] A 1.2 GHz CMOS dual-modulus prescaler using new dynamic D-type flip-flops
    Chang, BS
    Park, JB
    Kim, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) : 749 - 752
  • [43] Low clock swing D flip-flops design by using output control and MTCMOS
    Lin, Saihua
    Gao, Hongli
    Yang, Huazhong
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 486 - 495
  • [44] Low-voltage, low-power, high-speed 0.25-μm GaAsHEMT delay flip-flops
    Enomoto, T
    Hirobe, A
    Fujii, M
    Yoshida, N
    Asai, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (11): : 1774 - 1785
  • [45] A low power 8 x 27-1 PRBS generator using Exclusive-OR gate merged D flip-flops
    Singh, Mayank Kumar
    Singh, Puneet
    Das, Devarshi Mrinal
    Sakare, Mahendra
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 779 - 782
  • [46] Comparative analysis of master-slave latches and flip-flops for high-performance and low-power systems
    Stojanovic, V
    Oklobdzija, VG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (04) : 536 - 548
  • [47] Low-power single- and double-edge-triggered flip-flops for high-speed applications
    Rasouli, SH
    Khademzadeh, A
    Afzali-Kusha, A
    Nourani, M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (02): : 118 - 122
  • [48] All-optical implementation of S-R, clocked S-R, and D flip-flops using nonlinear material
    Dhar, Shantanu
    Sahu, Samir
    OPTICAL ENGINEERING, 2008, 47 (06)
  • [49] A 1-GHZ LOW-POWER 2-MODULUS FREQUENCY-DIVIDER
    YAMADA, K
    TAKAHASHI, T
    KIMURA, K
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1980, 26 (03) : 415 - 422
  • [50] All-optical clocked flip-flops and random access memory cells using the nonlinear polarization rotation effect of low-polarization-dependent semiconductor optical amplifiers
    Wang, Yongjun
    Liu, Xinyu
    Tian, Qinghua
    Wang, Lina
    Xin, Xiangjun
    OPTICS COMMUNICATIONS, 2018, 410 : 846 - 854