Comparative Analysis and Design of Harmonic Aware Low-Power Latches and Flip-Flops

被引:0
|
作者
Khan, Muhammad Imran [1 ]
Lin, Fujiang [1 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Technol, Hefei 230027, Peoples R China
关键词
BSIM; Transistor Models; Latch; Flip Flop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper develops a methodology to analyze and suppress higher order switching harmonics in high frequency digital CMOS circuits. The spectrum of output signal yields the amount of harmonic content present in switching waveforms. Transistor model quality and input signal influence the harmonic content. We provide the comparative analysis among Flip flops and Latches topologies simulated on 1 GHZ frequency using both BSIM3v3 and BSIM4 transistor models. It is implied that more steeper the spectrum roll-off the lesser the contents of higher order harmonics. Furthermore, the results of comparison show significant improvement in spectrum roll-off with BSIM4 models for all topologies. Among all topologies hybrid latch flip flop comes out to be a best design with much steeper roll-off up to 130dB/decade on 65nm process node.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] Discussion on the low-power CMOS latches and flip-flops
    Qiu, XH
    Chen, HY
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 477 - 480
  • [2] A unified approach in the analysis of latches and flip-flops for low-power systems
    Stojanovic, V
    Oklobdzija, VG
    Bajwa, R
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 227 - 232
  • [3] Comparative analysis of master-slave latches and flip-flops for high-performance and low-power systems
    Stojanovic, V
    Oklobdzija, VG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (04) : 536 - 548
  • [4] Comparative analysis of latches and flip-flops for high-performance systems
    Stojanovic, V
    Oklobdzija, V
    Bajwa, R
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 264 - 269
  • [5] Practical approach for design of flip-flops and transparent latches
    Oliveira, Duarte L.
    Shibuya, Lidia
    Saotome, Osamu
    2009 International Conference on Engineering Education, ICEED2009 - Embracing New Challenges in Engineering Education, 2009, : 236 - 241
  • [6] Design space exploration of low-power flip-flops in FinFET technology
    Mahmoodi, Ehsan
    Gholipour, Morteza
    INTEGRATION-THE VLSI JOURNAL, 2020, 75 : 52 - 62
  • [7] Low-power sequential circuit design using T flip-flops
    Wu, XW
    Pedram, M
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2001, 88 (06) : 635 - 643
  • [8] Low-power flip-flops with reliable clock gating
    Strollo, AGM
    Napoli, E
    De Caro, D
    MICROELECTRONICS JOURNAL, 2001, 32 (01) : 21 - 28
  • [9] Design and Analysis of Low Power Master Slave Flip-Flops
    Khan, Imran Ahmed
    Beg, Mirza Tariq
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2013, 43 (01): : 41 - 49
  • [10] A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops
    Chung, W
    Lo, T
    Sachdev, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 913 - 918