An automated algorithm for partitioning sequential VLSI circuits

被引:0
|
作者
Shaer, B [1 ]
Aurangabadkar, K [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Duluth, MN 55812 USA
关键词
pseudoexhaustive testing; partitioning; sequential circuit testing; critical path; hardware overhead;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an automated algorithm that partitions large sequential VLSI circuits for pseudoexhaustive testing. The algorithm utilizes the effect of partitioning on hardware overhead, testing time and the delay of critical path. The pseudoexhaustive testing ensures detection of all detectable faults within individual partitions. We have developed an optimization process that can be used to find the optimal size of primary input cone and fanout values, to be used for partitioning a given circuit. Experimental results are presented to demonstrate the effectiveness of our work. The ISCAS'89 benchmark circuits have been successfully partitioned, and when our results are compared to other partitioning methods, our algorithm makes fewer partitions.
引用
收藏
页码:367 / 373
页数:7
相关论文
共 50 条
  • [21] AN ADAPTIVE GENETIC ALGORITHM FOR VLSI CIRCUIT PARTITIONING
    KARAFYLLIDIS, I
    THANAILAKIS, A
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (02) : 205 - 214
  • [22] A Discrete FireFly Algorithm for VLSI Circuit Partitioning
    Sharma, Pradip Kumar
    Kaur, Maninder
    [J]. 2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [23] Efficient partitioning method for distributed logic simulation of VLSI circuits
    Guettaf, A
    Bazargan-Sabet, P
    [J]. 31ST ANNUAL SIMULATION SYMPOSIUM, PROCEEDINGS, 1998, : 196 - 201
  • [24] New graph-based algorithms for partitioning VLSI circuits
    Augeri, CJ
    Ali, HH
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 521 - 524
  • [25] Automated Design Error Debugging of Digital VLSI Circuits
    Mohammed Moness
    Lamya Gaber
    Aziza I. Hussein
    Hanafy M. Ali
    [J]. Journal of Electronic Testing, 2022, 38 : 395 - 417
  • [26] Automated Design Error Debugging of Digital VLSI Circuits
    Moness, Mohammed
    Gaber, Lamya
    Hussein, Aziza, I
    Ali, Hanafy M.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (04): : 395 - 417
  • [27] A Genetic Algorithm for Channel Routing in VLSI Circuits
    Lienig, Jens
    Thulasiraman, K.
    [J]. EVOLUTIONARY COMPUTATION, 1993, 1 (04) : 293 - 311
  • [28] AN ALGORITHM FOR THE PARTITIONING OF LOGIC-CIRCUITS
    ROBERTS, MW
    LALA, PK
    [J]. IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1984, 131 (04): : 113 - 118
  • [29] BDD-based logic partitioning for sequential circuits
    Kuo, MT
    Wang, YF
    Cheng, CK
    Fujita, M
    [J]. PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 607 - 612
  • [30] High Performance Genetic Algorithm for VLSI Circuit Partitioning
    Simona, Dinu
    [J]. ADVANCED TOPICS IN OPTOELECTRONICS, MICROELECTRONICS, AND NANOTECHNOLOGIES VIII, 2016, 10010