An automated algorithm for partitioning sequential VLSI circuits

被引:0
|
作者
Shaer, B [1 ]
Aurangabadkar, K [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Duluth, MN 55812 USA
关键词
pseudoexhaustive testing; partitioning; sequential circuit testing; critical path; hardware overhead;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an automated algorithm that partitions large sequential VLSI circuits for pseudoexhaustive testing. The algorithm utilizes the effect of partitioning on hardware overhead, testing time and the delay of critical path. The pseudoexhaustive testing ensures detection of all detectable faults within individual partitions. We have developed an optimization process that can be used to find the optimal size of primary input cone and fanout values, to be used for partitioning a given circuit. Experimental results are presented to demonstrate the effectiveness of our work. The ISCAS'89 benchmark circuits have been successfully partitioned, and when our results are compared to other partitioning methods, our algorithm makes fewer partitions.
引用
收藏
页码:367 / 373
页数:7
相关论文
共 50 条
  • [31] VLSI Partitioning using Parallel Kernighan Lin Algorithm
    Rajan, Archana K.
    Bhaiya, Deepika
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1897 - 1901
  • [32] Automated Error Prediction for Approximate Sequential Circuits
    Kapare, Amrut
    Cherupalli, Hari
    Sartori, John
    [J]. 2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [33] Towards an automated design flow for memristor based VLSI circuits
    Xie, Lei
    Cai, Hao
    Wang, Chao
    Yang, Jun
    [J]. INTEGRATION-THE VLSI JOURNAL, 2020, 70 : 21 - 31
  • [34] Automated window-based partitioning of quantum circuits
    Nikahd, Eesa
    Mohammadzadeh, Naser
    Sedighi, Mehdi
    Zamani, Morteza Saheb
    [J]. PHYSICA SCRIPTA, 2021, 96 (03)
  • [35] Automated distribution of quantum circuits via hypergraph partitioning
    Andres-Martinez, Pablo
    Heunen, Chris
    [J]. PHYSICAL REVIEW A, 2019, 100 (03)
  • [36] Modified SA Algorithm for Wirelength Minimization in VLSI Circuits
    Laudis, Lalin L.
    Anand, S.
    Sinha, Amit Kumar
    [J]. 2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [37] THE HALO ALGORITHM - AN ALGORITHM FOR HIERARCHICAL DESIGN OF RULE CHECKING OF VLSI CIRCUITS
    HEDENSTIERNA, N
    JEPPSON, KO
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (02) : 265 - 272
  • [38] Reordering Algorithm for Minimizing Test Power in VLSI Circuits
    Paramasivam, K.
    Gunavathi, K.
    [J]. ENGINEERING LETTERS, 2007, 14 (01)
  • [39] Hybrid Partitioning Algorithm for Area Minimization in Circuits
    Swetha, Rajine R.
    Devi, Sumithra K. A.
    Yousef, Sufian
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONVERGENCE (ICCC 2015), 2015, 48 : 692 - 698
  • [40] An efficient partitioning algorithm of combinational CMOS circuits
    Shaer, B
    Dib, K
    [J]. ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 159 - 164