Efficient space/time compression to reduce test data volume and testing time for IP cores

被引:0
|
作者
Li, L [1 ]
Chakrabarty, K [1 ]
Kajihara, S [1 ]
Swaminathan, S [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present two-dimensional (space/time) compression techniques that reduce test data volume and test application time for scan testing of intellectual property (IP) cores. We start with a set of test cubes and use the well-known concept of scan chain compatibility to determine a small number c of tester channels that are needed to drive m scan chains (c much less than m). Next, we exploit logic dependencies between the test data for the scan chains to design a single-level decompression circuit based on two-input gates. We refer to these procedures collectively as width (space) compression. We then determine a small set of test patterns that can provide complete fault coverage when they are applied to the circuit under test using the c tester channels; this procedure is referred to as height (time) compression. In this way, structural information about the IP cores is not necessary for fault simulation, dynamic compaction, or test generation. The hardware overhead of the proposed approach is limited to the fan-out structure and a very small number of gates between the tester-driven external scan pins and the internal scan chains. Results are presented for the ISCAS-89 benchmarks and for four industrial circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
  • [31] Test data compression and test time reduction using an embedded microprocessor
    Hwang, S
    Abraham, JA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 853 - 862
  • [32] An efficient test pattern selection method for improving defect coverage with reduced test data volume and test application time
    Wang, Zhanglei
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 333 - +
  • [33] Using Dynamic Shift to Reduce Test Data Volume in High-Compression Designs
    Lin, Xijiang
    Kassab, Mark
    Rajski, Janusz
    2014 19TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2014), 2014,
  • [34] Improved Test Case Selection Algorithm to Reduce Time in Regression Testing
    Ghani, Israr
    Wan-Kadir, Wan M. N.
    Arbain, Adila Firdaus
    Ibrahim, Noraini
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 72 (01): : 635 - 650
  • [35] Efficient compression of redshift-space distortion data for late-time modified gravity models
    Toda, Yo
    Gomez-Valent, Adria
    Koyama, Kazuya
    JOURNAL OF COSMOLOGY AND ASTROPARTICLE PHYSICS, 2024, (12):
  • [36] Core Test Wrapper Design to Reduce Test Application Time for Modular SoC Testing
    Yi, Hyunbean
    Kundu, Sandip
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 412 - 420
  • [37] Time-space efficient regression testing for configurable systems
    Souto, Sabrina
    d'Amorim, Marcelo
    JOURNAL OF SYSTEMS AND SOFTWARE, 2018, 137 : 733 - 746
  • [38] Efficient Time and Space Representation of Uncertain Event Data
    Pegoraro, Marco
    Uysal, Merih Seran
    van der Aalst, Wil M. P.
    ALGORITHMS, 2020, 13 (11) : 1 - 27
  • [39] Efficient time series data classification and compression in distributed monitoring
    Di, Sheng
    Jin, Hai
    Li, Shengli
    Tie, Jing
    Chen, Ling
    EMERGING TECHNOLOGIES IN KNOWLEDGE DISCOVERY AND DATA MINING, 2007, 4819 : 389 - +
  • [40] Compression/scan co-design for reducing test data volume, scan-in power dissipation and test application time
    Hu, Y
    Han, YH
    Li, XW
    Li, HW
    Wen, XQ
    11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 175 - 182