共 50 条
- [1] Test Wrapper Bandwidth Assignment for Minimizing the SoC Test Application Time 2015 10TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2015, : 394 - 397
- [3] PUF-based Secure Test Wrapper Design for Cryptographic SoC Testing DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 866 - 869
- [4] Novel core test wrapper design supporting multi-mode testing of NoC-based SoC International Journal of Control and Automation, 2013, 6 (05): : 247 - 262
- [5] Wrapper design for embedded core test INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 911 - 920
- [6] A Design Approach to Reduce Test Time on SOC Memories 34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 63 - 66
- [7] An Improved Algorithm for TAM Optimization to Reduce Test Application Time in Core Based SoC 2015 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE), 2015, : 443 - 446
- [8] A reconfigurable power-conscious core wrapper and its application to SOC test scheduling INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1135 - 1144
- [9] PUF-based Secure Test Wrapper for SoC Testing 2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 672 - 677
- [10] Integrating Wrapper Design, TAM Assignment, and Test Scheduling for SOC Test Optimization 2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 149 - 152