Core Test Wrapper Design to Reduce Test Application Time for Modular SoC Testing

被引:2
|
作者
Yi, Hyunbean [1 ]
Kundu, Sandip [1 ]
机构
[1] Univ Massachusetts, Amherst, MA 01003 USA
关键词
D O I
10.1109/DFT.2008.13
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional test access mechanism (TAM) and test wrappers of complex System-on-Chip (SoC) designs do not adequately utilize the system resources available in the functional mode of operation. With the advent of Network-on-Chip (NoC), the internal data transaction bandwidth hay risen dramatically. This increase does not automatically translate to benefits during test. In this paper, we present a core test wrapper which takes advantages of the functional interconnect bandwidth to improve test application efficiency. Experimental results clearly demonstrate the benefit of the proposed approach in improving test application time.
引用
收藏
页码:412 / 420
页数:9
相关论文
共 50 条
  • [1] Test Wrapper Bandwidth Assignment for Minimizing the SoC Test Application Time
    Nien, Cheng-Hsun
    Cheng, Chun-Hua
    Huang, Shih-Hsu
    2015 10TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2015, : 394 - 397
  • [2] Core test wrapper design for unicast and multicast NOC testing
    Zhang, Ying
    Wu, Ning
    Ge, Fen
    Chen, Xin
    Information Technology Journal, 2013, 12 (24) : 8242 - 8248
  • [3] PUF-based Secure Test Wrapper Design for Cryptographic SoC Testing
    Das, Amitabh
    Kocabas, Unal
    Sadeghi, Ahmad-Reza
    Verbauwhede, Ingrid
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 866 - 869
  • [4] Novel core test wrapper design supporting multi-mode testing of NoC-based SoC
    Ying, Zhang
    Ning, Wu
    Fen, Ge
    Xin, Chen
    Lei, Zhou
    International Journal of Control and Automation, 2013, 6 (05): : 247 - 262
  • [5] Wrapper design for embedded core test
    Marinissen, EJ
    Goel, SK
    Lousberg, M
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 911 - 920
  • [6] A Design Approach to Reduce Test Time on SOC Memories
    Ghosh, Prokash
    Dieu Van Dinh
    Varma, Misal
    34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 63 - 66
  • [7] An Improved Algorithm for TAM Optimization to Reduce Test Application Time in Core Based SoC
    Parmar, Harikrishna
    Mehta, Usha
    2015 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE), 2015, : 443 - 446
  • [8] A reconfigurable power-conscious core wrapper and its application to SOC test scheduling
    Larsson, E
    Peng, Z
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1135 - 1144
  • [9] PUF-based Secure Test Wrapper for SoC Testing
    Kumar, Sudeendra K.
    Seth, Saurabh
    Sahoo, Sauvagya
    Mahapatra, Abhishek
    Swain, Ayas Kanta
    Mahapatra, K. K.
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 672 - 677
  • [10] Integrating Wrapper Design, TAM Assignment, and Test Scheduling for SOC Test Optimization
    Harmanani, Haidar M.
    Farah, Rana
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 149 - 152