Efficient space/time compression to reduce test data volume and testing time for IP cores

被引:0
|
作者
Li, L [1 ]
Chakrabarty, K [1 ]
Kajihara, S [1 ]
Swaminathan, S [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present two-dimensional (space/time) compression techniques that reduce test data volume and test application time for scan testing of intellectual property (IP) cores. We start with a set of test cubes and use the well-known concept of scan chain compatibility to determine a small number c of tester channels that are needed to drive m scan chains (c much less than m). Next, we exploit logic dependencies between the test data for the scan chains to design a single-level decompression circuit based on two-input gates. We refer to these procedures collectively as width (space) compression. We then determine a small set of test patterns that can provide complete fault coverage when they are applied to the circuit under test using the c tester channels; this procedure is referred to as height (time) compression. In this way, structural information about the IP cores is not necessary for fault simulation, dynamic compaction, or test generation. The hardware overhead of the proposed approach is limited to the fan-out structure and a very small number of gates between the tester-driven external scan pins and the internal scan chains. Results are presented for the ISCAS-89 benchmarks and for four industrial circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
  • [41] Compression/scan co-design for reducing test data volume, scan-in power dissipation, and test application time
    Hu, Yu
    Han, Yinhe
    Li, Xiaowei
    Li, Huawei
    Wen, Xiaoqing
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (10) : 2616 - 2625
  • [42] Adaptive space-time compression for efficient massive MIMO fronthauling
    Zhu, Paikun
    Yoshida, Yuki
    Kitayama, Ken-ichi
    OPTICS EXPRESS, 2018, 26 (18): : 24098 - 24112
  • [43] Test-Data Compression with Low Number of Channels and Short Test Time
    Novak, Ondrej
    Jenicek, Jiri
    Rozkovec, Martin
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 104 - 109
  • [44] Efficient Utilization of Test Elevators to Reduce Test Time in 3D-ICs
    Muthyala, Sreenivaas S.
    Touba, Nur A.
    VLSI-SOC: INTERNET OF THINGS FOUNDATIONS, 2015, 464 : 21 - 38
  • [45] Reducing test power, time and data volume in SoC testing using Selective Trigger Scan architecture
    Sharifi, S
    Hosseinabadi, M
    Riahi, P
    Navabi, Z
    18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 352 - 360
  • [46] Single and Variable-State-Skip LFSRs: Bridging the Gap Between Test Data Compression and Test Set Embedding for IP Cores
    Tenentes, Vasileios
    Kavousianos, Xrysovalantis
    Kalligeros, Emmanouil
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (10) : 1640 - 1644
  • [47] Real-time adaptive test algorithm can safely reduce wafer testing time and cost
    Streitwieser, Christian
    EE: Evaluation Engineering, 2016, 55 (06): : 22 - 23
  • [48] Random access scan: A solution to test power, test data volume and test time
    Baik, DH
    Saluja, KK
    Kajihara, S
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 883 - 888
  • [49] Test Point Insertion that facilitates ATPG in reducing test time and data volume
    Geuzebroek, MJ
    van der Linden, JT
    van de Goor, AJ
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 138 - 147
  • [50] Simultaneous Reduction in Test Data Volume and Test Time for TRC-Reseeding
    Zhou, Bin
    Ye, Yi-Zheng
    Wang, Yong-Sheng
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 49 - 54