Generalized multiplying D/A converter stages for low-power pipelined A/D converters

被引:0
|
作者
Isa, Erkan Nevzat [1 ]
Morche, Dominique [1 ]
Dehollain, Catherine [2 ]
机构
[1] CEA, LETI, MINATEC, 17 Rue Martyrs, F-38054 Grenoble, France
[2] Ecole Polytech Fed Lausanne, Fac STI, Inst Elect Engn, Lausanne, Switzerland
关键词
CMOS; ADC;
D O I
10.1109/ECCTD.2009.5274968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the generalized form of multiplying D/A converter (MDAC) stages in pipelined A/D converters allowing to realize non-integer and integer-valued MDAC gains that are not necessarily in the form of 2(R). This allows better distribution of overall gain among MDAC stages compared to the conventional implementations leading to lower power dissipation. A comprehensive model for estimating the implications on offset voltages of comparators is derived and the impact on error due to capacitive mismatch is analyzed. The general form of digital error correction logic is illustrated. A case study for 65nm technology is elaborated for a 12-bit pipelined converter. The optimization results show that power consumption can be reduced more than 22% by employing non-integer and non-conventional integer gain MDACs for a particular setting.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [1] A CMOS 10-bit low-power pipelined A/D converter
    Dai, GD
    Liu, F
    Zhuang, YQ
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1563 - 1566
  • [2] A generic multilevel multiplying D/A converter for pipelined ADCs
    Sharma, V
    Moon, UK
    Temes, GC
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 6182 - 6185
  • [3] Low Power Current Mode Pipelined A/D Converter
    Wawryn, Krzysztof
    Suszynski, Robert
    Strzeszewski, Bogdan
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 419 - 422
  • [4] Digital cancellation of D/A converter noise in pipelined A/D converters
    Galton, I
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03): : 185 - 196
  • [5] Low-power design of pipeline A/D converters
    Kawahito, S.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 505 - 512
  • [6] Low power low voltage current mode pipelined a/d converters
    Wawryn, Krzysztof
    Suszyński, Robert
    Strzeszewski, Bogdan
    World Academy of Science, Engineering and Technology, 2010, 41 : 1051 - 1056
  • [7] Low Power Current Mode 8 1.5-bit Stages Pipelined A/D Converter
    Wawryn, Krzysztof
    Suszynski, Robert
    Strzeszewski, Bogdan
    MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, : 644 - 647
  • [8] Low Power low voltage current mode pipelined A/D converters
    Wawryn, Krzysztof
    Suszyński, Robert
    Strzeszewski, Bogdan
    World Academy of Science, Engineering and Technology, 2010, 65 : 1051 - 1056
  • [9] NEED A LOW-POWER D-A CONVERTER
    ESTEP, GJ
    ELECTRONIC PRODUCTS MAGAZINE, 1979, 22 (03): : 47 - 49
  • [10] A low-power inverted ladder D/A converter
    Perelman, Yevgeny
    Ginosar, Ran
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (06) : 497 - 501