Test scheduling for network-on-chip with BIST and precedence constraints

被引:0
|
作者
Liu, C [1 ]
Cota, É [1 ]
Sharif, H [1 ]
Pradhan, DK [1 ]
机构
[1] Univ Nebraska, Omaha, NE 68182 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-a-Chip (NoC) is becoming a promising paradigm of core-based system. In this paper we propose a new method for test scheduling in No C The method is based on the use of a dedicated routing path for the test of each core. We show that test scheduling under this approach is NP-complete and present an ILP model for solving small NoC instances. For NoCs with larger number of cores, we present an efficient heuristic. We then improve the heuristic by including BISTs and precedence constraints. Experimental results for the ITC'02 SoC benchmarks show that the new method leads to substantial reduction on test application time compared to previous work. The inclusion of BIST tests and precedence constraints provides a comprehensive solution for test scheduling in NoC.
引用
收藏
页码:1369 / 1378
页数:10
相关论文
共 50 条
  • [21] Thermal-aware test scheduling using network-on-chip under multiple clock rates
    Salamy, Hassan
    Harmanani, Haidar M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (03) : 408 - 424
  • [22] Decentralized scheduling with precedence constraints
    Hongtan Sun
    Thomas C. Sharkey
    Optimization Letters, 2021, 15 : 2555 - 2575
  • [23] SCHEDULING TASKS WITH AND/OR PRECEDENCE CONSTRAINTS
    GILLIES, DW
    LIU, JWS
    SIAM JOURNAL ON COMPUTING, 1995, 24 (04) : 797 - 810
  • [24] Decentralized scheduling with precedence constraints
    Sun, Hongtan
    Sharkey, Thomas C.
    OPTIMIZATION LETTERS, 2021, 15 (08) : 2555 - 2575
  • [25] Test access mechanism design and test controlling for network-on-chip
    Zhang, Fan
    Jin, Depeng
    Zeng, Lieguang
    IMECS 2007: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2007, : 1785 - +
  • [26] Test Scheduling for Network-on-Chip Using XY-Direction Connected Subgraph Partition and Multiple Test Clocks
    Cong Hu
    Zhi Li
    Chuanpei Xu
    Mengyi Jia
    Journal of Electronic Testing, 2016, 32 : 31 - 42
  • [27] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Asadi, Bahareh
    Zia, Syed Maqsood
    Al-Khafaji, Hamza Mohammed Ridha
    Mohamadian, Asghar
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2023, 39 (01): : 11 - 25
  • [28] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Bahareh Asadi
    Syed Maqsood Zia
    Hamza Mohammed Ridha Al-Khafaji
    Asghar Mohamadian
    Journal of Electronic Testing, 2023, 39 : 11 - 25
  • [29] BARR: Congestion aware scheduling algorithm for Network-on-Chip router
    Su, Nan
    Wang, Kun
    Yu, Xiaoshan
    Gu, Huaxi
    Guo, Yantao
    Chen, Jiayi
    IEICE ELECTRONICS EXPRESS, 2017, 14 (03):
  • [30] Projective Geometry and Precedence Constraint based Application Mapping on Multicore Network-On-Chip Systems
    Porwal, Janak
    Diwale, Sanket
    Kumar, Vinay B. Y.
    Patkar, Sachin B.
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,