Exploring Serial Vertical Interconnects for 3D ICs

被引:0
|
作者
Pasricha, Sudeep [1 ]
机构
[1] Colorado State Univ, Dept Elect & Comp Engn, Ft Collins, CO 80523 USA
关键词
3D ICs; Serial Interconnect; Networks on Chip; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3D ICs) offer a promising solution to overcome the on-chip communication bottleneck and improve performance over traditional two-dimensional (2D) ICs. Long interconnects can be replaced by much shorter vertical through silicon via (TSV) interconnects in 3D ICs. This enables faster and more power efficient inter-core communication across multiple silicon layers. However, 3D IC technology also faces challenges due to higher power densities and routing congestion due to TSV pads distributed on each layer. In this paper, serialization of vertical TSV interconnects in 3D ICs is proposed as one way to address these challenges. Such serialization reduces the interconnect TSV footprint on each layer. This can lead to a better thermal TSV distribution resulting in lower peak temperatures, as well as more efficient core layout across multiple layers due to the reduced congestion. Experiments with several 3D multi-core benchmarks indicate clear benefits of serialization. For instance, a 4:1 serialization of TSV interconnects can save more than 70% of TSV area footprint at a negligible performance and power overhead at the 65nm technology node.
引用
收藏
页码:581 / 586
页数:6
相关论文
共 50 条
  • [1] Exploring Test Opportunities for Memory and Interconnects in 3D ICs
    Taouil, Mottaqiallah
    Lefter, Mihai
    Hamdioui, Said
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [2] Impact of On-Chip Interconnects on Vertical Signal Propagation in 3D ICs
    Niioka, Nanako
    Watanabe, Masayuki
    Karel, Rosely
    Kobayashi, Tetsuya
    Imai, Masashi
    Fukase, Masa-aki
    Kurokawa, Atsushi
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 607 - 610
  • [3] Design and Feasibility of Multi-Gb/s Quasi-Serial Vertical Interconnects based on TSVs for 3D ICs
    Sun, Fengda
    Cevrero, Alessandro
    Athanasopoulos, Panagiotis
    Leblebici, Yusuf
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 149 - 154
  • [4] Vertical interconnects of microbumps in 3D integration
    Chen, Chih
    Yu, Doug
    Chen, Kuan-Neng
    MRS BULLETIN, 2015, 40 (03) : 257 - 262
  • [5] Vertical interconnects of microbumps in 3D integration
    Chih Chen
    Doug Yu
    Kuan-Neng Chen
    MRS Bulletin, 2015, 40 (3) : 257 - 263
  • [6] Equivalent Circuit Model Extraction for Interconnects in 3D ICs
    Engin, A. Ege
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 1 - 6
  • [7] Interconnects in the third dimension: Design challenges for 3D ICs
    Bernstein, Kerry
    Andry, Paul
    Cann, Jerome
    Emma, Phil
    Greenberg, David
    Haensch, Wilfried
    Ignatowski, Mike
    Koester, Steve
    Magerlein, John
    Puri, Ruchir
    Young, Albert
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 562 - +
  • [8] A Modern Approach to IP Protection and Trojan Prevention: Split Manufacturing for 3D ICs and Obfuscation of Vertical Interconnects
    Patnaik, Satwik
    Ashraf, Mohammed
    Sinanoglu, Ozgur
    Knechtel, Johann
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 1815 - 1834
  • [9] Modeling Multiple Scattering among Vertical Interconnects for SIW Structures and 3D ICs in Arbitrarily Shaped Waveguide
    Chang, Xin
    Tsang, Leung
    2013 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM (APSURSI), 2013, : 740 - 741
  • [10] Wireless Interconnects for Inter-tier Communication on 3D ICs
    More, Ankit
    Taskin, Baris
    40TH EUROPEAN MICROWAVE CONFERENCE, 2010, : 105 - 108