Signature testing of analog and RF circuits: Algorithms and methodology

被引:77
|
作者
Voorakaranam, Ram [1 ]
Akbay, Selim Sermet
Bhattacharya, Soumendu
Cherubal, Sasikumar
Chatterjee, Abhijit
机构
[1] Univ Arizona, Coll Opt Sci, Tucson, AZ 85721 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[3] Texas Instruments Inc, Dallas, TX 75243 USA
[4] WiQuest Commun, Allen, TX 75013 USA
基金
美国国家科学基金会;
关键词
analog circuits; frequency modulation; radio frequency (RF) amplifiers; self-testing; testing;
D O I
10.1109/TCSI.2007.895531
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There are mainly two factors responsible for rapidly escalating production test costs of today's RF and high-speed analog circuits: 1) the high cost of high-speed and RF automatic test equipments and 2) long test times required by elaborate performance tests. In this paper, we propose a low-cost signature test methodology for accelerated production testing of analog and RF integrated circuits. As opposed to prior work, the key contribution of this paper is a new test generation algorithm that directly tracks the ability of input test waveforms to predict the test specification values from the observed test response, even in the presence of measurement noise. The response of the device-under-test (DUT) is used as a '' signature '' from which all of the performance specifications are predicted. The applied test stimulus is optimized in such a way that the error between the measured DUT performances and the predicted DUT performances is minimized. While existing low-cost test approaches have only been applied to low and medium-frequency analog circuits, the proposed methodology extends low-cost signature testing to RF integrated circuits by incorporating modulation of a baseband test stimulus and subsequent demodulation of the obtained response to obtain the DUT signature. The proposed low-cost solution can be easily built into a load board that can be interfaced to an inexpensive tester.
引用
收藏
页码:1018 / 1031
页数:14
相关论文
共 50 条
  • [31] Fundamentals of fast simulation algorithms for RF circuits
    Nastov, Ognen
    Telichevesky, Rircardo
    Kundert, Ken
    White, Jacob
    PROCEEDINGS OF THE IEEE, 2007, 95 (03) : 600 - 621
  • [32] Cosimulating synchronous DSP applications with analog RF circuits
    Pino, JL
    Kalbasi, K
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1710 - 1714
  • [33] Evolutional Trend of Mixed Analog and Digital RF Circuits
    Tanaka, Satoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 757 - 768
  • [34] Analog and RF circuits design and future devices interaction
    Matsuzawa, Akira
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [35] Hardware trojan detection in Analog/RF integrated circuits
    University of Central Florida, Orlando
    FL
    32816, United States
    不详
    CT
    06520, United States
    不详
    TX
    75080, United States
    Secur. Syst. Des. and Trust. Comput., (241-268):
  • [36] Digital Embedded Test Instrument for On-Chip Phase Noise Testing of Analog/RF Integrated Circuits
    Azais, Florence
    David-Grignot, Stephane
    Latorre, Laurent
    Lefevre, Francois
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (03)
  • [37] Functional Testing of On-chip Analog/RF Circuits using Machine Learning based Regression Models
    Shrivastava, Anshaj
    Banerjee, Gaurab
    2022 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2022,
  • [38] SIGNATURE TESTING OF ANALOG-TO-DIGITAL CONVERTERS
    Geurkov, Vadim
    Kirischian, Valeri
    Kirischian, Lev
    XIX IMEKO WORLD CONGRESS: FUNDAMENTAL AND APPLIED METROLOGY, PROCEEDINGS, 2009, : 706 - 709
  • [39] Signature rollback - A technique for testing robust circuits
    Amplan, Uramnandakh
    Hachmann, Christian
    Hellebrand, Sybille
    Wunderlich, Hans-Joachim
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 125 - +
  • [40] ANALYSIS AND PROPOSAL OF SIGNATURE CIRCUITS FOR LSI TESTING
    IWASAKI, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (01) : 84 - 90