Signature testing of analog and RF circuits: Algorithms and methodology

被引:77
|
作者
Voorakaranam, Ram [1 ]
Akbay, Selim Sermet
Bhattacharya, Soumendu
Cherubal, Sasikumar
Chatterjee, Abhijit
机构
[1] Univ Arizona, Coll Opt Sci, Tucson, AZ 85721 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[3] Texas Instruments Inc, Dallas, TX 75243 USA
[4] WiQuest Commun, Allen, TX 75013 USA
基金
美国国家科学基金会;
关键词
analog circuits; frequency modulation; radio frequency (RF) amplifiers; self-testing; testing;
D O I
10.1109/TCSI.2007.895531
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There are mainly two factors responsible for rapidly escalating production test costs of today's RF and high-speed analog circuits: 1) the high cost of high-speed and RF automatic test equipments and 2) long test times required by elaborate performance tests. In this paper, we propose a low-cost signature test methodology for accelerated production testing of analog and RF integrated circuits. As opposed to prior work, the key contribution of this paper is a new test generation algorithm that directly tracks the ability of input test waveforms to predict the test specification values from the observed test response, even in the presence of measurement noise. The response of the device-under-test (DUT) is used as a '' signature '' from which all of the performance specifications are predicted. The applied test stimulus is optimized in such a way that the error between the measured DUT performances and the predicted DUT performances is minimized. While existing low-cost test approaches have only been applied to low and medium-frequency analog circuits, the proposed methodology extends low-cost signature testing to RF integrated circuits by incorporating modulation of a baseband test stimulus and subsequent demodulation of the obtained response to obtain the DUT signature. The proposed low-cost solution can be easily built into a load board that can be interfaced to an inexpensive tester.
引用
收藏
页码:1018 / 1031
页数:14
相关论文
共 50 条
  • [21] Implicit functional testing for analog circuits
    Pan, CY
    Cheng, KT
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 489 - 494
  • [22] Optimal testing of VLSI analog circuits
    Chao, CY
    Lin, HJ
    Milor, L
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (01) : 58 - 77
  • [23] A Simple Testing Structure for Analog Circuits
    Ting, Hsin-Wen
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION SECURITY AND INTELLIGENT CONTROL (ISIC 2012), 2012, : 25 - 28
  • [24] ON TRENDS IN AUTOMATIC TESTING OF ANALOG CIRCUITS
    SOI, IM
    AGGARWAL, KK
    MICROELECTRONICS AND RELIABILITY, 1981, 21 (02): : 151 - 157
  • [25] Prototyping And Testing Of Analog Integrated Circuits
    Pann, Peter
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 173 - 177
  • [26] VDD ramp testing for RF circuits
    de Gyvez, JP
    Gronthoud, G
    Amine, R
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 651 - 658
  • [27] Analog circuits placement: A constraint driven methodology
    Brandolese, C
    Pillan, M
    Salice, F
    Sciuto, D
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 635 - 638
  • [28] Wavelet based filter bank methodology for testing analog very large scale integrated circuits
    School of Automation Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2007, 11 (1459-1464):
  • [29] A methodology to perform online self-testing for field-programmable analog array circuits
    Laknaur, A
    Wang, H
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2005, 54 (05) : 1751 - 1760
  • [30] PLACEMENT, ROUTING, AND COMPACTION ALGORITHMS FOR ANALOG CIRCUITS
    MAHMOUD, II
    AWASHIMA, T
    ASAKURA, K
    OHTSUKI, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1993, E76A (06) : 894 - 903