Theoretical system-level limits of power dissipation reduction under a performance constraint in VLSI microprocessor design

被引:1
|
作者
Olivieri, M [1 ]
机构
[1] Univ Roma La Sapienza, Dept Elect Engn, Rome, Italy
关键词
clock frequency; instruction level parallelism; microprocessor design; power consumption; VLSI design;
D O I
10.1109/TVLSI.2002.801549
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief paper provides a quantitative understanding of the relations among supply-voltage scaling, sustainable cycle time, pipeline depth, instruction-level parallelism, and power dissipation. Starting from simple well-established formulas, the analysis show that there is an optimal sizing of the target supply voltage and pipe stage complexity to minimize power under a performance constraint. The verification of the model on five real processors is reported and discussed, and,the application to an ideal microprocessor design or redesign is illustrated.
引用
收藏
页码:595 / 600
页数:6
相关论文
共 50 条
  • [41] System-Level Robust Design Optimization of a Permanent Magnet Motor Under Design Parameter Uncertainties
    Mun, Jaegyeong
    Choi, K. K.
    Kim, Dong-Hun
    [J]. TWENTIETH BIENNIAL IEEE CONFERENCE ON ELECTROMAGNETIC FIELD COMPUTATION (IEEE CEFC 2022), 2022,
  • [42] System-Level Robust Design Optimization of a Permanent Magnet Motor Under Design Parameter Uncertainties
    Mun, Jaegyeong
    Choi, K. K.
    Kim, Dong-Hun
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2023, 59 (05)
  • [43] Discrete-time battery models for system-level low-power design
    Benini, L
    Castelli, G
    Macii, A
    Mach, E
    Poncino, M
    Scarsi, R
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 630 - 640
  • [44] System-Level Analysis for Integrated Power Amplifier Design in mmWave Consumer Wireless Communications
    Saponara, Sergio
    Neri, Bruno
    [J]. APPLICATIONS IN ELECTRONICS PERVADING INDUSTRY, ENVIRONMENT AND SOCIETY, 2017, 409 : 167 - 174
  • [45] System-level power-aware design techniques in real-time systems
    Unsal, OS
    Koren, I
    [J]. PROCEEDINGS OF THE IEEE, 2003, 91 (07) : 1055 - 1069
  • [46] System-level power consumption modeling and tradeoff analysis techniques for superscalar processor design
    Conte, TM
    Menezes, KN
    Sathaye, SW
    Toburen, MC
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (02) : 129 - 137
  • [47] System-Level Design for Reliability and Maintenance Scheduling in Modern Power Electronic-Based Power Systems
    Peyghami, Saeed
    Palensky, Peter
    Fotuhi-Firuzabad, Mahmoud
    Blaabjerg, Frede
    [J]. IEEE OPEN ACCESS JOURNAL OF POWER AND ENERGY, 2020, 7 : 414 - 429
  • [48] Modeling Power Consumption at System-Level for Design of Power Integrity-Aware AMS-Circuits
    Pan, Xiao
    Molina, Javier Moreno
    Grimm, Christoph
    [J]. 2015 18TH FORUM ON SPECIFICATION AND DESIGN LANGUAGES (FDL), 2015, : 32 - 39
  • [49] A System-Level Methodology for the Design of Reliable Low-Power Wireless Sensor Networks
    Brini, Oussama
    Deslandes, Dominic
    Nabki, Frederic
    [J]. SENSORS, 2019, 19 (08):
  • [50] Mobile GPS Application Design Based on System-Level Power and Battery Status Estimation
    Kim, Jaemin
    Chang, Naehyuck
    Shin, Donghwa
    [J]. ENERGIES, 2021, 14 (17)