共 50 条
- [1] Density Aware Cell Library Design for Design-Technology Co-Optimization [J]. PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 261 - 261
- [2] Fast Cell Library Characterization for Design Technology Co-Optimization Based on Graph Neural Networks [J]. 29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 472 - 477
- [3] Machine Learning for IC Design and Technology Co-Optimization in Extreme Scaling [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
- [4] Machine Learning for IC Design and Technology Co-Optimization in Extreme Scaling [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
- [5] Design and System Technology Co-Optimization Sensitivity Prediction for VLSI Technology Development using Machine Learning [J]. 2021 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PATHFINDING (SLIP 2021), 2021, : 8 - 15
- [7] Design Space Exploration With Machine Learning Co-Optimization [J]. 2024 IEEE SYMPOSIUM ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, ISIEA 2024, 2024,
- [8] System and Design Technology Co-optimization of Chiplet-based AI Accelerator with Machine Learning [J]. PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2023, GLSVLSI 2023, 2023, : 697 - 702
- [10] Multi-Source Transfer Learning for Design Technology Co-Optimization [J]. 2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,