Cell Library Characterization using Machine Learning for Design Technology Co-Optimization

被引:19
|
作者
Klemme, Florian [1 ]
Chauhan, Yogesh [2 ]
Henkel, Joerg [1 ]
Amrouch, Hussam [3 ]
机构
[1] Karlsruhe Inst Technol, Dept Comp Sci, Karlsruhe, Germany
[2] Indian Inst Technol Kanpur, Dept Elect Engn, Kanpur, Uttar Pradesh, India
[3] Univ Stuttgart, Dept Comp Sci, Stuttgart, Germany
关键词
Standard cell libraries; Machine learning; Negative Capacitance FinFET; NEGATIVE CAPACITANCE TRANSISTOR;
D O I
10.1145/3400302.3415713
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To explore the full potential of any circuit and ensure its functionality at run-time, cell libraries beyond the typical PVT corners are needed. This holds even more for emerging technologies like Negative Capacitance (NC)-FinFET, where research in finding the optimal set of transistor parameters is still in its infancy. Design Technology Co-Optimization (DTCO) tackles bridging the large existing gap between device physics and the figures of merit of circuits. In this paper, we propose a Machine Learning (ML) approach to rapidly generate full cell libraries on demand. This enables the designer to perform extensive design space exploration and fully automated Design Technology Co-Optimization while lowering the barrier of accessibility. We demonstrate library prediction with an R-2 score of around 98% for individual values and Static Timing Analysis (STA) reports. Experimental results show that our DTCO approach overestimates the achievable improvement by around 5%, nevertheless improving upon the baseline configuration.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Density Aware Cell Library Design for Design-Technology Co-Optimization
    Nishizawa, Shinichi
    Nakura, Toru
    [J]. PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 261 - 261
  • [2] Fast Cell Library Characterization for Design Technology Co-Optimization Based on Graph Neural Networks
    Ma, Tianliang
    Deng, Zhihui
    Sun, Xuguang
    Shao, Leilai
    [J]. 29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 472 - 477
  • [3] Machine Learning for IC Design and Technology Co-Optimization in Extreme Scaling
    Pan, David Z.
    [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [4] Machine Learning for IC Design and Technology Co-Optimization in Extreme Scaling
    Pan, David Z.
    [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
  • [5] Design and System Technology Co-Optimization Sensitivity Prediction for VLSI Technology Development using Machine Learning
    Cheng, Chung-Kuan
    Ho, Chia-Tung
    Holtz, Chester
    Lin, Bill
    [J]. 2021 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PATHFINDING (SLIP 2021), 2021, : 8 - 15
  • [6] Machine Learning Prediction for Design and System Technology Co-Optimization Sensitivity Analysis
    Cheng, Chung-Kuan
    Ho, Chia-Tung
    Holtz, Chester
    Lee, Daeyeal
    Lin, Bill
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (08) : 1059 - 1072
  • [7] Design Space Exploration With Machine Learning Co-Optimization
    Chuang, Quek Li
    Chong, Ang Boon
    Cheng, Lee Chia
    Ian, Koh Jid
    Farahanim, Nordin Nor
    Lok, Mei Ghee
    Hong, Phang Eng
    [J]. 2024 IEEE SYMPOSIUM ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, ISIEA 2024, 2024,
  • [8] System and Design Technology Co-optimization of Chiplet-based AI Accelerator with Machine Learning
    Mishty, Kaniz
    Sadi, Mehdi
    [J]. PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2023, GLSVLSI 2023, 2023, : 697 - 702
  • [9] Machine learning-guided co-optimization of fitness and diversity facilitates combinatorial library design in enzyme engineering
    Ding, Kerr
    Chin, Michael
    Zhao, Yunlong
    Huang, Wei
    Mai, Binh Khanh
    Wang, Huanan
    Liu, Peng
    Yang, Yang
    Luo, Yunan
    [J]. NATURE COMMUNICATIONS, 2024, 15 (01)
  • [10] Multi-Source Transfer Learning for Design Technology Co-Optimization
    Lee, Jakang
    Lee, Jaeseung
    Park, Seonghyeon
    Kang, Seokhyeong
    [J]. 2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,