Combined subthreshold and gate-oxide leakage power reduction in deep-submicron CMOS circuits

被引:0
|
作者
Guindi, RS [1 ]
机构
[1] Cairo Univ, Giza, Egypt
关键词
D O I
10.1109/ICEEC.2004.1374524
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this work we present a methodology for minimizing simultaneously the subthreshold mid the gate-tunneling currents in CMOS combinatorial circuits. We use a simple method for estimating the total leakage in a circuit based on the knowledge of primary input signal probabilities in conjunction with state-dependent leakage tables. We take advantage of the state-dependence exhibited by the leakage currents to reduce the total leakage in a circuit through pin reordering and the application of low-leakage standby input vectors. Pin reordering is done on a per-vector basis for known input probabilities, mid on a statistical basis for unknown input probabilities. Results are given for a number of ISCAS-85 benchmark circuits for different gate-oxide thicknesses.
引用
收藏
页码:535 / 540
页数:6
相关论文
共 50 条
  • [21] A gate leakage reduction strategy for future CMOS circuits
    Drazdziulis, M
    Larsson-Edefors, P
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 317 - 320
  • [22] Gate leakage and its reduction in deep submicron SRAM
    Goel, A
    Mazhari, B
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 606 - 611
  • [23] Subthreshold Leakage Power Reduction in VLSI Circuits: A Survey
    Sridhara, K.
    Biradar, G. S.
    Yanamshetti, Raju
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1120 - 1124
  • [24] Yield enhancement for deep-submicron CMOS process by optimizing gate poly dimension
    Yang, B
    Chu, S
    Wei, S
    Hwei, NC
    Jia, TL
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 79 - 82
  • [25] Deep-submicron single-gate complementary metal oxide semiconductor (CMOS) technology using channel preamorphization
    Miyake, M
    Kobayashi, T
    Sakakibara, Y
    Deguchi, K
    Takahashi, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1998, 37 (3B): : 1050 - 1053
  • [26] Impact of boron penetration at the p(+)-poly/gate-oxide interface on the device reliability of deep submicron CMOS logic technology
    Nayak, DK
    Hao, MY
    Rakkhit, R
    1996 INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 1996, : 116 - 118
  • [27] Design techniques for gate-leakage reduction in CMOS circuits
    Guindi, RS
    Najm, FN
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 61 - 65
  • [28] A gate-level leakage power reduction method for ultra-low-power CMOS circuits
    Halter, JP
    Najm, FN
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 475 - 478
  • [29] Simultaneous control of subthreshold and gate leakage current in nanometer-scale CMOS circuits
    Shin, Youngsoo
    Heo, Sewan
    Kim, Hyung-Ock
    Choi, Jung Yun
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 654 - +
  • [30] Leakage Power Reduction in Deep Submicron VLSI Circuits Using Delay-Based Power Gating
    T. Thamaraimanalan
    P. Sampath
    National Academy Science Letters, 2020, 43 : 229 - 232