Flexible Ultra-Low-Voltage CMOS Circuit Design applicable for digital and analog circuits operating below 300mV

被引:0
|
作者
Berg, Yngvar [1 ]
Mirmotahari, Omid [2 ]
机构
[1] Buskerud & Vesfold Univ Coll, Dept Micro & Nanosyst Technol, Borre, Norway
[2] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
CMOS; Low-Voltage; High-Speed; Floating-Gate; Domino logic; Flip-Flop; Analog; Multiple-Valued logic; ENERGY;
D O I
10.1109/ISVLSI.2015.83
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A generic ultra low-voltage (ULV) CMOS design approach is presented. By applying a floating capacitor to the gate terminal of the enhanced driving transistors, obtained by using a charge injection technique, we may change the ON and OFF currents. The delay in circuits where the enhanced transistors are utilized can be reduced significantly compared to complementary CMOS. The current level of the transistors may be increased for high speed and decreased for low power applications. The design approach may be used to implement ultra low-voltage and high-speed digital logic and Flip-Flops. In addition, the generic technique can be used to implement multiple-valued and analog ultra low-voltage CMOS circuits. For ultra low-voltage dogital applications the delay may be reduced to less than 10% compared to static CMOS. The highspeed Flip-FLOP presented shows a similar increase in speed compared to conventional Flip-Flops for low supply voltages. For the analog circuit presented the increased current level is used to obtain rail-to-rail operation at higher frequencies than conventional analog circuits.
引用
收藏
页码:646 / 651
页数:6
相关论文
共 50 条
  • [41] LOW-VOLTAGE AND LOW-POWER CIRCUIT-DESIGN FOR MIXED ANALOG-DIGITAL SYSTEMS IN PORTABLE EQUIPMENT
    MATSUZAWA, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) : 470 - 480
  • [42] A power-performance adaptive low voltage analog circuit design using independently controlled double gate CMOS technology
    Kumar, A
    Tiwari, S
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 197 - 200
  • [43] Low-voltage high-performance flexible digital and analog circuits based on ultrahigh-purity semiconducting carbon nanotubes
    Lei, Ting
    Shao, Lei-Lai
    Zheng, Yu-Qing
    Pitner, Gregory
    Fang, Guanhua
    Zhu, Chenxin
    Li, Sicheng
    Beausoleil, Ray
    Wong, H-S Philip
    Huang, Tsung-Ching
    Cheng, Kwang-Ting
    Bao, Zhenan
    [J]. NATURE COMMUNICATIONS, 2019, 10 (1)
  • [44] Low-voltage high-performance flexible digital and analog circuits based on ultrahigh-purity semiconducting carbon nanotubes
    Ting Lei
    Lei-Lai Shao
    Yu-Qing Zheng
    Gregory Pitner
    Guanhua Fang
    Chenxin Zhu
    Sicheng Li
    Ray Beausoleil
    H.-S. Philip Wong
    Tsung-Ching Huang
    Kwang-Ting Cheng
    Zhenan Bao
    [J]. Nature Communications, 10
  • [45] From Digital Processors to Analog Building Blocks: Enabling New Applications through Ultra-Low Voltage Design
    Blaauw, David
    Sylvester, Dennis
    Lee, Yoonmyung
    Lee, Inhee Yoonmyung
    Bang, Suyoung
    Lee, Inhee
    Kim, Yejoong
    Kim, Gyouho
    Ghead, Hassan
    [J]. 2012 IEEE SUBTHRESHOLD MICROELECTRONICS CONFERENCE (SUBVT), 2012,
  • [46] Tunnel FETs for Ultra low Voltage Digital VLSI Circuits: Part I-Device-Circuit Interaction and Evaluation at Device Level
    Esseni, David
    Guglielmini, Manuel
    Kapidani, Bernard
    Rollo, Tommaso
    Alioto, Massimo
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) : 2488 - 2498
  • [47] Design of a 1.8V 10bit 300MSPS CMOS digital-to-analog converter with a novel deglitching circuit and inverse thermometer decoder
    Yoo, Y
    Song, M
    [J]. APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 311 - 314
  • [48] Design and Performance Benchmarking of Steep-Slope Tunnel Transistors for Low Voltage Digital and Analog Circuits Enabling Self-Powered SOCs
    Kaushal, Gaurav
    Subramanyam, K.
    Rao, Siva Nageswar
    Vidya, G.
    Ramya, Radhika
    Shaik, Sadulla
    Jeong, H.
    Jung, S. O.
    Vaddi, Ramesh
    [J]. 2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 32 - 33
  • [49] EKV3 compact modeling of MOS transistors from a 0.18 μm CMOS technology for mixed analog-digital circuit design at low temperature
    Martin, P.
    Cavelier, M.
    Fascio, R.
    Ghibaudo, G.
    Bucher, M.
    [J]. CRYOGENICS, 2009, 49 (11) : 595 - 598
  • [50] A 290-mV, 7-nm Ultra-Low-Voltage One-Port SRAM Compiler Design Using a 12T Write Contention and Read Upset Free Bit-Cell
    Sinangil, Mahmut E.
    Lin, Yen-Ting
    Liao, Hung-Jen
    Chang, Jonathan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (04) : 1152 - 1160