Flexible Ultra-Low-Voltage CMOS Circuit Design applicable for digital and analog circuits operating below 300mV

被引:0
|
作者
Berg, Yngvar [1 ]
Mirmotahari, Omid [2 ]
机构
[1] Buskerud & Vesfold Univ Coll, Dept Micro & Nanosyst Technol, Borre, Norway
[2] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
CMOS; Low-Voltage; High-Speed; Floating-Gate; Domino logic; Flip-Flop; Analog; Multiple-Valued logic; ENERGY;
D O I
10.1109/ISVLSI.2015.83
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A generic ultra low-voltage (ULV) CMOS design approach is presented. By applying a floating capacitor to the gate terminal of the enhanced driving transistors, obtained by using a charge injection technique, we may change the ON and OFF currents. The delay in circuits where the enhanced transistors are utilized can be reduced significantly compared to complementary CMOS. The current level of the transistors may be increased for high speed and decreased for low power applications. The design approach may be used to implement ultra low-voltage and high-speed digital logic and Flip-Flops. In addition, the generic technique can be used to implement multiple-valued and analog ultra low-voltage CMOS circuits. For ultra low-voltage dogital applications the delay may be reduced to less than 10% compared to static CMOS. The highspeed Flip-FLOP presented shows a similar increase in speed compared to conventional Flip-Flops for low supply voltages. For the analog circuit presented the increased current level is used to obtain rail-to-rail operation at higher frequencies than conventional analog circuits.
引用
收藏
页码:646 / 651
页数:6
相关论文
共 50 条
  • [21] Ultra-low-voltage SOI CMOS inverting driver circuit using effective charge pump based on bootstrap technique
    Chen, JHT
    Kuo, JB
    [J]. ELECTRONICS LETTERS, 2003, 39 (02) : 183 - 185
  • [22] Ultra low-voltage analog circuits for UHF RFID devices in 180 nm CMOS technology
    Boni, Andrea
    Facen, Alessio
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 359 - 367
  • [23] Ultra low-voltage analog circuits for UHF RFID devices in 180 nm CMOS technology
    Andrea Boni
    Alessio Facen
    [J]. Analog Integrated Circuits and Signal Processing, 2010, 63 : 359 - 367
  • [24] Floating-bulk transistors: An alternative design technique for CMOS low-voltage analog circuits
    Molinar, Jesus E.
    Gurrola, Marco A.
    Padilla, Ivan R.
    Ocampo, Juan J.
    Bonilla, Carlos A.
    Amezcua, Jose M.
    [J]. IEICE ELECTRONICS EXPRESS, 2020, 17 (03)
  • [25] SOI partially-depleted ultra low voltage memory and digital circuit design
    Thomas, O
    Amara, A
    Valentian, A
    [J]. 2005 International Conference on Integrated Circuit Design and Technology, 2005, : 211 - 215
  • [26] Ultra low voltage complementary metal oxide semiconductor (ULV-CMOS) circuits: Bulk CMOS operation below threshold (V-TO)
    Splain, CG
    O, KK
    [J]. PROCEEDINGS OF THE IEEE SOUTHEASTCON '96: BRINGING TOGETHER EDUCATION, SCIENCE AND TECHNOLOGY, 1996, : 670 - 673
  • [27] Parallel Balanced-Bit-Serial Design Technique for Ultra-Low-Voltage Circuits With Energy Saving and Area Efficiency Enhancement
    Wu, Bing-Chen
    Wey, I-Chyn
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (01) : 141 - 153
  • [28] Reliable Circuit Techniques for Low-Voltage Analog Design in Deep Submicron Standard CMOS: A Tutorial
    Christian Jésus B. Fayomi
    Mohamad Sawan
    Gordon W. Roberts
    [J]. Analog Integrated Circuits and Signal Processing, 2004, 39 : 21 - 38
  • [29] Reliable circuit techniques for low-voltage analog design in deep submicron standard CMOS: A tutorial
    Fayomi, CJB
    Sawan, M
    Roberts, GW
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 39 (01) : 21 - 38
  • [30] Some circuit design techniques for low-voltage analog functional elements using squaring circuits
    Kimura, K
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1996, 43 (07): : 559 - 576