Statistical Path Selection for At-Speed Test

被引:35
|
作者
Zolotov, Vladimir [1 ]
Xiong, Jinjun [1 ]
Fatemi, Hanif [1 ]
Visweswariah, Chandu [2 ]
机构
[1] IBM Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Syst & Technol Grp, Hopewell Jct, NY 12533 USA
关键词
At-speed test; statistical path selection; statistical timinng; testing;
D O I
10.1109/TCAD.2010.2043570
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Process variations make at-speed testing significantly more difficult. They cause subtle delay changes that are distributed in contrast to the localized nature of a traditional fault model. Due to parametric variations, different paths can be critical in different parts of the process space, and the union of such paths must be tested to obtain good process space coverage. This paper proposes an integrated at-speed structural testing methodology, and develops a novel branch-and-bound algorithm that elegantly and efficiently solves the hitherto open problem of statistical path tracing. The resulting paths are used for at-speed structural testing. A new test quality metric is proposed, and paths which maximize this metric are selected. After chip timing has been performed, the path selection procedure is extremely efficient. Path selection for a multimillion gate chip design can be completed in a matter of seconds.
引用
收藏
页码:749 / 759
页数:11
相关论文
共 50 条
  • [1] At-Speed Path Delay Test
    Chakraborty, Swati
    Walker, D. M. H.
    [J]. 2015 IEEE 24TH NORTH ATLANTIC TEST WORKSHOP (NATW), 2015, : 39 - 42
  • [2] Statistical Multilayer Process Space Coverage for At-Speed Test
    Xiong, Jinjun
    Shi, Yiyu
    Zolotov, Vladimir
    Visweswariah, Chandu
    [J]. DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 340 - +
  • [3] Speed-Path Debug Using At-Speed Scan Test Patterns
    Guo, Ruifeng
    Cheng, Wu-Tung
    Tsai, Kun-Han
    [J]. ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 11 - 16
  • [4] Testable Path Selection and Grouping for Faster Than At-Speed Testing
    Fu, Xiang
    Li, Huawei
    Li, Xiaowei
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 236 - 247
  • [5] At-speed test for path delay faults using practical techniques
    Qiu, WQ
    Wang, J
    Lu, X
    Li, Z
    Walker, DMH
    Shi, WP
    [J]. DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING, 2004, : 61 - 66
  • [6] Logic-Path-and-Clock-Path-Aware At-Speed Scan Test Generation
    Li, Fuqiang
    Wen, Xiaoqing
    Miyase, Kohei
    Holst, Stefan
    Kajihara, Seiji
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (12) : 2310 - 2319
  • [7] An automatic test pattern generator for at-speed robust path delay testing
    Hsu, YC
    Gupta, SK
    [J]. SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 88 - 95
  • [8] Embedded at-speed test probe
    Aigner, M
    [J]. ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 932 - 937
  • [9] Achieving at-speed structural test
    Pateras, S
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (05): : 26 - 33
  • [10] On diagnosing path delay faults in an at-speed environment
    Tekumalla, RC
    Venkataraman, S
    Ghosh-Dastidar, J
    [J]. 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 28 - 33