Statistical Path Selection for At-Speed Test

被引:35
|
作者
Zolotov, Vladimir [1 ]
Xiong, Jinjun [1 ]
Fatemi, Hanif [1 ]
Visweswariah, Chandu [2 ]
机构
[1] IBM Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Syst & Technol Grp, Hopewell Jct, NY 12533 USA
关键词
At-speed test; statistical path selection; statistical timinng; testing;
D O I
10.1109/TCAD.2010.2043570
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Process variations make at-speed testing significantly more difficult. They cause subtle delay changes that are distributed in contrast to the localized nature of a traditional fault model. Due to parametric variations, different paths can be critical in different parts of the process space, and the union of such paths must be tested to obtain good process space coverage. This paper proposes an integrated at-speed structural testing methodology, and develops a novel branch-and-bound algorithm that elegantly and efficiently solves the hitherto open problem of statistical path tracing. The resulting paths are used for at-speed structural testing. A new test quality metric is proposed, and paths which maximize this metric are selected. After chip timing has been performed, the path selection procedure is extremely efficient. Path selection for a multimillion gate chip design can be completed in a matter of seconds.
引用
收藏
页码:749 / 759
页数:11
相关论文
共 50 条
  • [21] At-speed interconnect test and diagnosis of external memories on a system
    Kim, HC
    Jun, HS
    Gu, XL
    Chung, SS
    [J]. INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 156 - 162
  • [22] Enhancement in IEEE 1500 Standard for at-speed Test and Debug
    Ali, Ghazanfar
    Hussini, Fawnizu Azmadi
    Ali, Noohul Basheer Zain
    Hamidi, Nor Hisham
    Adnan, Raja Mahmud
    [J]. 2014 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (IEEE DCAS 2014), 2014,
  • [23] Fault collapsing and test generation for at-speed current testing
    Niu, Xiaoyan
    Min, Yinghua
    Kuang, Jishun
    [J]. Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2004, 16 (10): : 1442 - 1447
  • [24] Test cost reduction by at-speed BISR for embedded DRAMs
    Nagura, Y
    Mullins, M
    Sauvageau, A
    Fujiwara, Y
    Furue, K
    Ohmura, R
    Komoike, T
    Okitaka, T
    Tanizaki, T
    Dosaka, K
    Arimito, K
    Koda, Y
    Tada, T
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 182 - 187
  • [25] Using timing constraints for generating at-speed test patterns
    Swanson, Bruce
    Goswami, Dhiraj
    [J]. EE-EVALUATION ENGINEERING, 2006, 45 (10): : 44 - 49
  • [26] At-speed structural test for high-performance ASICs
    Iyengar, Vikram
    Yokota, Toshihiko
    Yamada, Kazuhiro
    Anemikos, Theo
    Bassett, Bob
    Degregorio, Mike
    Farmer, Rudy
    Grise, Gary
    Johnson, Mark
    Milton, Dave
    Taylor, Mark
    Woytowich, Frank
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 61 - +
  • [27] Self-test methodology for at-speed test of crosstalk in chip interconnects
    Bai, XL
    Dey, S
    Rajski, J
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 619 - 624
  • [28] High level synthesis for at-speed self-test
    Li, XW
    Cheung, PYX
    [J]. FIFTH INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN & COMPUTER GRAPHICS, VOLS 1 AND 2, 1997, : 466 - 470
  • [29] At-Speed Scan Test Method for the Timing Optimization and Calibration
    Tsai, Kun-Han
    Guo, Ruifeng
    Cheng, Wu-Tung
    [J]. 2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 430 - 433
  • [30] At-speed Test of High-speed DUT using Built-off Test Interface
    Park, Joonsung
    Lee, Jae Wook
    Chung, Jaeyong
    Han, Kihyuk
    Abraham, Jacob A.
    Byun, Eonjo
    Woo, Cheol-Jong
    Oh, Sejang
    [J]. 2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 269 - 274