At-speed structural test for high-performance ASICs

被引:0
|
作者
Iyengar, Vikram [1 ]
Yokota, Toshihiko [2 ]
Yamada, Kazuhiro [2 ]
Anemikos, Theo [1 ]
Bassett, Bob [1 ]
Degregorio, Mike [1 ]
Farmer, Rudy [1 ]
Grise, Gary [1 ]
Johnson, Mark [1 ]
Milton, Dave [1 ]
Taylor, Mark [1 ]
Woytowich, Frank [1 ]
机构
[1] IBM Microelect, Essex Jct, VT 05452 USA
[2] IBM Microelect, Nakagyou Ku, Kyoto, 604, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
At-speed test of integrated circuits is becoming critical to detect subtle delay defects. Existing structural at-speed test methods are inadequate because they are unable to supply sufficiently-varied functional clock sequences to test complex sequential logic. Moreover, they require tight restrictions on the circuit design. In this paper, we present a new method for at-speed structural test of ASICs, having no tight restrictions on the circuit design. In the present implementation, any complex at-speed functional clock waveform for 16 cycles can be applied. We present DFT structures that can generate high-speed launch-off-capture as well as launch-off-scan clocking without the need to switch a scan enable at speed. We also describe a method to test asynchronous clock domains simultaneously. Experimental results on fault coverage and hardware measurements for three multi-million gate ASICs demonstrate the feasibility of the proposed approach.
引用
收藏
页码:61 / +
页数:2
相关论文
共 50 条
  • [1] Design for at-speed structural test and performance verification of high-performance ASICs
    Iyengar, Vikram
    Johnson, Mark
    Anemikos, Theo
    Grise, Gary
    Taylor, Mark
    Farmer, Rudy
    Woytowich, Frank
    Bassett, Bob
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 567 - 570
  • [2] Testing ASICs at-speed
    Gauthron, C.
    [J]. EURO ASIC, 1991,
  • [3] Achieving at-speed structural test
    Pateras, S
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (05): : 26 - 33
  • [4] Optimal Test Margin Computation for At-Speed Structural Test
    Xiong, Jinjun
    Zolotov, Vladimir
    Visweswariah, Chandu
    Habitz, Peter A.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (09) : 1414 - 1423
  • [5] An integrated framework for at-speed and ATE-driven delay test of contract-manufactured ASICs
    Iyengar, Vikram
    Pichamuthu, Kenneth
    Ferko, Andy
    Woytowich, Frank
    Lackey, Dave
    Grise, Gary
    Taylor, Mark
    Degregorio, Mike
    Oakland, Steve
    [J]. 25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, : 173 - +
  • [6] Variation-aware performance verification using at-speed structural test and statistical timing
    Iyengar, Vikram
    Xiong, Jinjun
    Venkatesan, Subbayyan
    Zolotov, Vladimir
    Lackey, David
    Habitz, Peter
    Visweswariah, Chandu
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 405 - +
  • [7] Design planning for high-performance ASICs
    [J]. IBM J Res Dev, 4 (431-452):
  • [8] Design planning for high-performance ASICs
    Sayah, JY
    Gupta, R
    Sherlekar, DD
    Honsinger, PS
    Apte, JM
    Bollinger, SW
    Chen, HH
    DasGupta, S
    Hsieh, EP
    Huber, AD
    Hughes, EJ
    Kurzum, ZM
    Rao, VB
    Tabtieng, T
    Valijan, V
    Yang, DY
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (04) : 431 - 452
  • [9] At-speed structural test: Getting more real every day
    Butler, Kenneth M.
    [J]. 2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 1014 - 1014
  • [10] High level synthesis for at-speed self-test
    Li, XW
    Cheung, PYX
    [J]. FIFTH INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN & COMPUTER GRAPHICS, VOLS 1 AND 2, 1997, : 466 - 470