Design planning for high-performance ASICs

被引:11
|
作者
Sayah, JY
Gupta, R
Sherlekar, DD
Honsinger, PS
Apte, JM
Bollinger, SW
Chen, HH
DasGupta, S
Hsieh, EP
Huber, AD
Hughes, EJ
Kurzum, ZM
Rao, VB
Tabtieng, T
Valijan, V
Yang, DY
机构
[1] AT&T BELL LABS,HOLMDEL,NJ 07733
[2] SEMATECH,AUSTIN,TX 78741
关键词
D O I
10.1147/rd.404.0431
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design planning is emerging as a solution to some of the most difficult challenges of the deep-submicron VLSI design era, Reducing design turnaround time for extremely large designs with ever-increasing clock speeds, while ensuring first-pass implementation success, is exhausting the capabilities of traditional design tools. To solve this problem, we have designed and implemented a hierarchical design planning system that consists of a tightly integrated set of design and analysis tools, The integrated run-time environment, with its rich set of hierarchical, timing-driven design planning and implementation functions, provides an advanced platform for realizing a variety of ASIC and custom methodologies, One of the system's particular strengths is its tight integration with an incremental, static timing engine that assists in achieving timing closure in high-performance designs, The design planner is in production use at IBM internal and at external ASIC design centers.
引用
收藏
页码:431 / 452
页数:22
相关论文
共 50 条
  • [1] Design for at-speed structural test and performance verification of high-performance ASICs
    Iyengar, Vikram
    Johnson, Mark
    Anemikos, Theo
    Grise, Gary
    Taylor, Mark
    Farmer, Rudy
    Woytowich, Frank
    Bassett, Bob
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 567 - 570
  • [2] BUILDING A VERIFICATION SYSTEM FOR HIGH-PERFORMANCE ASICS
    GRAYDON, J
    [J]. VLSI SYSTEMS DESIGN, 1988, 9 (02): : 64 - 67
  • [3] HIGH-PERFORMANCE CLOCK DISTRIBUTION FOR CMOS ASICS
    BOON, S
    BUTLER, S
    BYRNE, R
    SETERING, B
    CASALANDA, M
    SCHERF, A
    [J]. PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 419 - 423
  • [4] UK FIRM FOCUSES ON HIGH-PERFORMANCE ASICS
    FLETCHER, P
    [J]. ELECTRONICS-US, 1994, 67 (23): : 6 - 6
  • [5] At-speed structural test for high-performance ASICs
    Iyengar, Vikram
    Yokota, Toshihiko
    Yamada, Kazuhiro
    Anemikos, Theo
    Bassett, Bob
    Degregorio, Mike
    Farmer, Rudy
    Grise, Gary
    Johnson, Mark
    Milton, Dave
    Taylor, Mark
    Woytowich, Frank
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 61 - +
  • [6] GaAs gate arrays offer alternative for high-performance ASICs
    Lipman, J
    [J]. EDN, 1995, 40 (22) : 24 - +
  • [7] I/O impedance matching algorithm for high-performance ASICs
    Zuchowski, PS
    Panner, JH
    Stout, DW
    Adams, JM
    Chan, F
    Dunn, PE
    Huber, AD
    Oler, JJ
    [J]. TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 270 - 273
  • [8] Globally asynchronous locally synchronous architecture for large high-performance ASICs
    Meincke, T
    Hemani, A
    Kumar, S
    Ellervee, P
    Öberg, J
    Olsson, T
    Nilsson, P
    Lindqvist, D
    Tenhunen, H
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 512 - 515
  • [9] SHORTENING THE TIME TO VOLUME PRODUCTION OF HIGH-PERFORMANCE STANDARD CELL ASICS
    MCDOUGAL, JD
    YOUNG, WE
    [J]. HEWLETT-PACKARD JOURNAL, 1995, 46 (01): : 91 - 96
  • [10] 3D power delivery for microprocessors and high-performance ASICs
    Sun, Jian
    Lu, Jian-Qiang
    Giuliano, David
    Chow, T. Paul
    Gutmann, Ronald J.
    [J]. APEC 2007: TWENTY-SECOND ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 2, 2007, : 127 - +