Design for Stuck-at Fault Testability in Multiple Controlled Toffoli-based Reversible Circuits

被引:4
|
作者
Gaur, Hari Mohan [1 ]
Singh, Ashutosh Kumar [2 ]
Ghanekar, Umesh [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Kurukshetra 136119, Haryana, India
[2] Natl Inst Technol, Dept Comp Applicat, Kurukshetra 136119, Haryana, India
关键词
Reversible logic circuits; Design for testability; Fault detection;
D O I
10.14429/dsj.68.11328
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Testability leads to a large increment in operating costs from their original circuits which drastically increases the power consumption in logic circuits. A new design for testability methodology for the detection of stuck-at faults in multiple controlled Toffoli based reversible circuits is presented. The circuit is modified in such a manner that the applied test vector reaches all the levels without any change in values on the wires of the circuit. A (n+1) dimensional general test set containing only two test vectors is presented, which provide full coverage of single and multiple stuck-at faults in the circuit. The work is further extended to locate the occurrence of stuck-at faults in the circuit. Deterministic approaches are described and the modification methodology is experimented on a set of benchmarks. The present work achieved a reduction up to 50.58 per cent in operating costs as compared to the existing work implemented on the same platform.
引用
收藏
页码:381 / 387
页数:7
相关论文
共 50 条
  • [21] A new classification of path-delay fault testability in terms of stuck-at faults
    Subhashis Majumder
    Bhargab B. Bhattacharya
    Vishwani D. Agrawal
    Michael L. Bushnell
    [J]. Journal of Computer Science and Technology, 2004, 19 : 955 - 964
  • [22] Design of CMOS PSCD circuits and checkers for stuck-at and stuck-on faults
    Shieh, YR
    Wu, CW
    [J]. VLSI DESIGN, 1998, 5 (04) : 357 - 372
  • [23] A new classification of path-delay fault testability in terms of stuck-at faults
    Majumder, S
    Bhattacharya, BB
    Agrawal, VD
    Bushnell, ML
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2004, 19 (06) : 955 - 964
  • [24] Stuck-at tuple-detection: A fault model based on stuck-at faults for improved defect coverage
    Pomeranz, I
    Reddy, SM
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 289 - 294
  • [25] Implementing Symmetric Functions with Hierarchical Modules for Stuck-At and Path-Delay Fault Testability
    Hafizur Rahaman
    Debesh K. Das
    Bhargab B. Bhattacharya
    [J]. Journal of Electronic Testing, 2006, 22 : 125 - 142
  • [26] Design of reversible circuits with high testability
    Gaur, H. M.
    Singh, A. K.
    [J]. ELECTRONICS LETTERS, 2016, 52 (13) : 1102 - 1103
  • [27] Implementing symmetric functions with hierarchical modules for stuck-at and path-delay fault testability
    Rahaman, H
    Das, DK
    Bhattacharya, BB
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2006, 22 (02): : 125 - 142
  • [28] Multiple-Controlled Toffoli and Multiple-Controlled Fredkin Reversible Logic Gates-Based Reversible Synchronous Counter Design
    Singh, S. K. Binu Siva
    Karthikeyan, K. V.
    [J]. IETE JOURNAL OF RESEARCH, 2024, 70 (05) : 5176 - 5189
  • [29] Dynamic diagnosis of sequential circuits based on stuck-at faults
    Venkataraman, S
    Hartanto, I
    Fuchs, WK
    [J]. 14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 198 - 203
  • [30] Testing Multiple Stuck-at Faults of ROBDD Based Combinational Circuit Design
    Shah, Toral
    Matrosova, Anzhela
    Kumar, Binod
    Fujita, Masahiro
    Singh, Virendra
    [J]. 2017 18TH IEEE LATIN AMERICAN TEST SYMPOSIUM (LATS 2017), 2017,