A Body-Bias based Current Sense Amplifier for High-Speed Low-Power Embedded SRAMs

被引:0
|
作者
Shakir, Tahseen [1 ]
Sachdev, Manoj [1 ]
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON, Canada
关键词
Current sense Amplifier; read assist; soft failure; low power SRAM; body bias; CMOS SRAM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advances in CMOS technology has resulted in ever growing demand in on-chip high-density low-power SRAMs. A miniaturized low voltage-operated SRAM cell ability to generate adequate swing on heavily loaded bitlines is a serious design concern. In addition, Process, Voltage and Temperature variation PVTs in nanometric CMOS regime results in significant SARM cell parameters deviation. Sense amplifier offset voltage is the bottleneck in successful SRAM read operation. Therefore, offset voltage-insensitive current sense amplifiers are usually adopted in high performance SARMs. Read-assist techniques start to merge in the sate-of-the-art high-speed low-power SRAMs. This work presents a new high speed low power current sense amplifier. The proposed scheme utilizes transistor body bias to control the bitlines differential current. Monte Carlo simulations are conducted to validate the proposed scheme performance in presence of PVTs variations. Compared to conventional schemes, up to 28% in read failures reduction at 25mV bitlines swing is achieved. In addition, a 41% improvement in speed and up to 2.5X times less bitlines swing requirement at 0.6 V operating voltage is also verified.
引用
收藏
页码:444 / 448
页数:5
相关论文
共 50 条
  • [31] Up to 45% Faster Supply Boosted Voltage Sense Amplifier (SBVSA) for High-Speed SRAMs
    Sharma, Rachit
    Grover, Anuj
    Shroti, Ajay
    Chatterjee, Shouri
    [J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2024, 71 (11) : 4683 - 4687
  • [32] High-Speed and Low-Power Embedded TEC BCH Scheme for ReRAM Array
    Zhang, Kun
    Liu, Haiyang
    Zheng, Xu
    Xu, Xiaoxin
    Hu, Hongyang
    Zhang, Junyu
    [J]. IEICE ELECTRONICS EXPRESS, 2023, 20 (15):
  • [33] CONSIDERATION OF POLY-SI LOADED CELL CAPACITY LIMITS FOR LOW-POWER AND HIGH-SPEED SRAMS
    KATO, H
    SATO, K
    MATSUI, M
    SHIBATA, H
    HASHIMOTO, K
    OOTANI, T
    OCHII, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 581 - 583
  • [34] CONSIDERATION OF POLY-SI LOADED CELL CAPACITY LIMITS FOR LOW-POWER AND HIGH-SPEED SRAMS
    KATO, H
    SATO, K
    MATSUI, M
    SHIBATA, H
    HASHIMOTO, K
    OOTANI, T
    OCHII, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 683 - 685
  • [35] High-Speed Low-Power FinFET Based Domino Logic
    Rasouli, Seid Hadi
    Koike, Hanpei
    Banerjee, Kaustav
    [J]. PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 829 - +
  • [36] A Class-AB high-speed low-power operational amplifier in BICMOS technology
    Sen, S
    Leung, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (09) : 1325 - 1330
  • [37] LOW-POWER HIGH-SPEED TRANSISTOR PROTOTYPE
    不详
    [J]. TELECOMMUNICATION JOURNAL, 1989, 56 (05): : 296 - 297
  • [38] Evaluating low-power, high-speed ADCs
    Kawamoto, A
    Reay, R
    Nelson, T
    [J]. ELECTRONICS WORLD, 2005, 111 (1832): : 18 - 20
  • [39] High-Speed, Low-Power Subranging ADCs
    Ohhata, Kenichi
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 172 - 174
  • [40] Design of a high-speed low-power CAM
    Gu, CH
    Zhu, HF
    Zhou, XF
    Min, H
    Zhou, D
    [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 187 - 190