Novel architecture for on-chip AC characterization of I/Os

被引:0
|
作者
Vijayaraghavan, N. [1 ]
Singh, Balwant [1 ]
Singh, Saurabh [1 ]
Srivastava, Vishal [1 ]
机构
[1] ST Microelect Pvt Ltd, Greater Noida, India
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In nanometer technologies, the testing of I/O timing parameters is becoming more difficult and critical due to process complexities, thereby requiring the use of increasingly expensive test equipment and test time. To analyze the impact of process spread and to minimize the cost involved in characterization of I/O pin AC parameters, we present a comprehensive test system STIOBISC for on-chip measurement of I/O pin AC parameters such as Propagation Delay, Voltage Rise/Fall times and Maximum Operating Frequency with corresponding Duty Cycle variation. The proposed design gives the test engineer freedom to do complete testing on-chip on a large number of samples, with few opcodes using an inexpensive tester in a much shorter duration.
引用
收藏
页码:935 / +
页数:2
相关论文
共 50 条
  • [1] A Novel Architecture for On-Chip Path Delay Measurement
    Wang, Xiaoxiao
    Tehranipoor, Mohammad
    Datta, Ramyanshu
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 320 - +
  • [2] Energy characterization of a tiled architecture processor with on-chip networks
    Kim, JS
    Taylor, MB
    Miller, J
    Wentzlaff, D
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 424 - 427
  • [3] On-chip ESD protection for RF I/Os: Devices, circuits and models
    Rosenbaum, E
    Hyvonen, S
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1202 - 1205
  • [4] Novel MEMS filters for on-chip transceiver architecture, modeling and experiments
    Motiee, M
    Mansour, RR
    Khajepour, A
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2006, 16 (02) : 407 - 418
  • [5] The LOTTERYBUS on-chip communication architecture
    Lahiri, Kanishka
    Raghunathan, Anand
    Lakshminarayana, Ganesh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (06) : 596 - 608
  • [6] An isometric on-chip multiprocessor architecture
    Ogoubi, Etienne
    Hafid, Abdel Hakim
    Turcotte, Marcel
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 991 - +
  • [7] An architecture and compiler for scalable on-chip communication
    Liang, H
    Laffely, A
    Srinivasan, S
    Tessier, R
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (07) : 711 - 726
  • [8] Architecture Customization of On-Chip Reconfigurable Accelerators
    Yoon, Jonghee W.
    Lee, Jongeun
    Park, Sanghyun
    Kim, Yongjoo
    Lee, Jinyong
    Paek, Yunheung
    Cho, Doosan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (04)
  • [9] Modelling and refinement of an on-chip communication architecture
    Plosila, J
    Liljeberg, P
    Isoaho, J
    FORMAL METHODS AND SOFTWARE ENGINEERING, PROCEEDINGS, 2005, 3785 : 219 - 234
  • [10] Architecture and synthesis for on-chip multicycle communication
    Cong, J
    Fan, YP
    Han, GL
    Yang, X
    Zhang, ZR
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (04) : 550 - 564