TCAD simulation of STI stress effect on active length for 130nm technology

被引:0
|
作者
Ahmad, Ibrahim [1 ]
Yew, Philip Tan Beow [1 ]
机构
[1] Silterra Malaysia Sdn Bhd, Dept Device Modeling, Kulim Hitech Pk, Kulim 09000, Kedah, Malaysia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we investigated the compressive stress in the channel induced by shallow trench isolation (STI) for different active length (Sa). We simulate both PMOS and NMOS for 130nm gate length with five active lengths (Sa=0.34, 0.5, 0.8, 1.0, 5.0um) by using TCAD simulation and compare to experimental data from wafers fabricated using Silterra's 130nm Technology. When the Sa is decreasing, Sxx stress becomes more compressive for both P- and N- MOS while the Syy component becomes more tensile, causing hole mobility improvement in PMOS and electron mobility degradation in NMOS. When Sa decreases from 5um to 0.34um, the Idsat for NMOS is degraded 6.6% and Idsat for PMOS is increased 6%. This means narrower Sa will increases hole mobility performance in p-channel but degrade the electron mobility in n-channel. These results agree with the experimental data.
引用
收藏
页码:1038 / +
页数:2
相关论文
共 50 条
  • [1] Process optimization of p+LDD in 130nm process technology using TCAD simulation
    Abd Majid, Hani Noorashiqin
    Muhamad, Muhamad Rasat
    Kordesch, Albert Victor
    Aik, Chew Soon
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 493 - +
  • [2] Foundry technology for 130nm and beyond SoC
    Tang, DD
    Diaz, CH
    Chao, CP
    Hsu, HM
    Lee, CY
    Chang, CS
    Chia, YT
    Yang, MT
    Sun, JYC
    [J]. PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 343 - 350
  • [3] Status of ArF lithography for the 130nm technology node
    Ronse, K
    Vandenberghe, G
    Jaenen, P
    Delvaux, C
    Vangoidsenhoven, D
    Van Roey, F
    Pollers, I
    Maenhoudt, M
    Goethals, AM
    Pollentier, I
    Vleeming, B
    Schenau, KV
    Heskamp, B
    Davies, G
    Finders, J
    Niroomand, A
    [J]. OPTICAL MICROLITHOGRAPHY XIII, PTS 1 AND 2, 2000, 4000 : 410 - 422
  • [4] A Cu interconnect process for the 130nm process technology node
    Moon, P
    Allen, C
    Anand, N
    Austin, D
    Bramblett, T
    Fradkin, M
    Fu, S
    Hussein, M
    Jeong, J
    Lo, C
    Ott, A
    Smith, P
    Rumaner, L
    [J]. ADVANCED METALLIZATION CONFERENCE 2001 (AMC 2001), 2001, : 39 - 41
  • [5] A 130-160 GHz Frequency Tripler in a 130nm SiGe BiCMOS Technology
    Gavalas, Panteleimon
    Manouras, Vasileios
    Papananos, Ioannis
    [J]. 2022 30TH AUSTRIAN WORKSHOP ON MICROELECTRONICS (AUSTROCHIP 2022), 2022, : 17 - 20
  • [6] Design of 2.4Ghz CMOS Floating Active Inductor LNA using 130nm Technology
    Muhamad, M.
    Soin, N.
    Ramiah, H.
    [J]. INTERNATIONAL CONFERENCE ON APPLIED ELECTRONIC AND ENGINEERING 2017 (ICAEE2017), 2018, 341
  • [7] 2.5 Gbit/s Compact Transimpedance Amplifier Using Active Inductor in 130nm CMOS Technology
    Atef, Mohamed
    Abd-elrahman, Diaa
    [J]. 2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 103 - 107
  • [8] Modeling, Simulation and Implementation of a Passive Mixer in 130nm CMOS Technology and Scaling Issues for Future Technologies
    Komoni, Krenar
    Sonkusale, Sameer
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 410 - 413
  • [9] Single Event Effect Mechanism Study in 130nm Fully Depleted SOI Technology Devices
    Chen, Rui
    Wang, Ziyu
    Li, Sai
    Han, Jianwei
    Liang, Yanan
    Chen, Qian
    Shangguan, Shipeng
    Yuan, Runjie
    [J]. IEICE ELECTRONICS EXPRESS, 2024,
  • [10] A 180 GHz Frequency Multiplier in a 130nm SiGe BiCMOS Technology
    Girg, Thomas
    Beck, Christopher
    Dietz, Marco
    Hagelauer, Amelie
    Kissinger, Dietmar
    Weigel, Robert
    [J]. 2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,