Low Loss and Low EMI Noise CSTBT With Split Gate and Recessed Emitter Trench

被引:7
|
作者
Zhang, Jinping [1 ,2 ]
Xiao, Xiang [1 ]
Zhu, Rongrong [1 ]
Zhao, Qian [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Inst Elect & Informat Engn UESTC Guangdong, Dongguan 523808, Peoples R China
基金
中国博士后科学基金;
关键词
CSTBT; split gate (SG); recessed emitter trench (RET); electromagnetic interference (EMI); turn-on loss (E-on); turn-off loss (E-off); on-state voltage drop (V-ceon); free-wheeling diode (FWD);
D O I
10.1109/JEDS.2021.3097388
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel carrier stored trench bipolar transistor (CSTBT) with split gate (SG) and recessed emitter trench (SGRET CSTBT) is proposed. The proposed device features a SG structure with thicker oxide layer under the trench gate and recessed trench emitter, respectively. Compared with the conventional CSTBT with recessed emitter trench (RET CSTBT), the proposed device not only significantly reduces the gate-collector capacitance (C-GC) but also alleviates the negative impact of the heavily doped n-type carrier stored layer on the breakdown voltage (BV). Simulation results show that with the similar BV of about 650V, the on-state voltage drop (V-ceon) at J(ce) =200A/cm(2) for the proposed SGRET CSTBT is only 1.11V, which is 0.19V lower than that of the conventional RET CSTBT. Moreover, compared with the conventional RET CSTBT, theC(GC)at the V-ce of 25V, total gate charge (Q(G)) and miller plateau charge (Q(GC)) for the proposed device are reduced by 84.3%, 38.6% and 51.6%, respectively. As a result, the trade-off relationship between theV(ceon) and turn-off loss (E-off) as well as trade-off relationship between the turn-on loss (E-on) and dV(ak)/dt of the free-wheeling diode (FWD) are significantly improved for the proposed device. At the sameV(ceon)of 1.16V, theE(off)is reduced from 9.2mJ/cm(2) of the conventional one to 3.3mJ/cm(2) of the proposed device. At the sameE(on)of 8.3mJ/cm(2), the dV(ak)/dt of FWD for the proposed device is reduced by 24.5% compared with that of the conventional RET CSTBT, which significantly suppresses the EMI noise.
引用
收藏
页码:704 / 712
页数:9
相关论文
共 50 条
  • [41] Low damage atomic layer etching technology for gate recessed fabrication
    Guo, J. Q.
    Wei, K.
    Zhang, S.
    He, X. Q.
    Zhang, Y. C.
    Zhang, R. Z.
    Wang, J. C.
    Wang, K. Y.
    Huang, S.
    Zheng, Y. K.
    Wang, X. H.
    Liu, X. Y.
    VACUUM, 2023, 217
  • [42] SiC Double Trench MOSFET with Split Gate and Integrated Schottky Barrier Diode for Ultra-low Power Loss and Improved Short-Circuit Capability
    Jinping ZHANG
    Qinglin WU
    Zixun CHEN
    Hua ZOU
    Bo ZHANG
    Chinese Journal of Electronics, 2024, 33 (05) : 1127 - 1136
  • [43] SiC Double Trench MOSFET with Split Gate and Integrated Schottky Barrier Diode for Ultra-Low Power Loss and Improved Short-Circuit Capability
    Zhang, Jinping
    Wu, Qinglin
    Chen, Zixun
    Zou, Hua
    Zhang, Bo
    CHINESE JOURNAL OF ELECTRONICS, 2024, 33 (05) : 1127 - 1136
  • [44] Low-frequency noise in AlTiO/AlGaN/GaN metal-insulator-semiconductor field-effect transistors with non-gate-recessed or partially-gate-recessed structures
    Nguyen, Duong Dai
    Deng, Yuchen
    Suzuki, Toshi-kazu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2023, 38 (09)
  • [45] A Low Miller Capacitance VDMOS with Shield Gate and Oxide Trench
    Ren, Min
    Chen, Zhe
    Niu, Bo
    Cao, Xiaofeng
    Li, Shuang
    Li, Zehong
    Zhang, Bo
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [46] AN IGBT MODULE WITH A TRENCH GATE STRUCTURE AND LOW SATURATION VOLTAGE
    YU, Y
    MITSUBISHI ELECTRIC ADVANCE, 1994, 68 : 19 - 21
  • [47] Development of the next generation 1200V trench-gate FS-IGBT featuring lower EMI noise and lower switching loss
    Onozawa, Y.
    Nakano, H.
    Otsuki, M.
    Yoshikawa, K.
    Miyasaka, T.
    Seki, Y.
    PROCEEDINGS OF THE 19TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS, 2007, : 13 - +
  • [48] CSTBT™ technology for high voltage applications with high dynamic robustness and low overall loss
    Nakamura, Katsumi
    Chen, Ze
    Nishizawa, Shin-ichi
    Furukawa, Akihiko
    MICROELECTRONICS RELIABILITY, 2020, 110
  • [49] Solution-Processed ZTO TFTs With Recessed Gate and Low Operating Voltage
    Lee, Chen-Guan
    Dutta, Soumya
    Dodabalapur, Ananth
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (12) : 1410 - 1412
  • [50] An Improved 4H-SiC Trench-Gate MOSFET With Low ON-Resistance and Switching Loss
    Tian, Kai
    Hallen, Anders
    Qi, Jinwei
    Ma, Shenhui
    Fei, Xinxing
    Zhang, Anping
    Liu, Weihua
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (05) : 2307 - 2313