Dynamic Ternary Content-Addressable Memory Is Indeed Promising: Design and Benchmarking Using Nanoelectromechanical Relays

被引:0
|
作者
Zhong, Hongtao [1 ]
Cao, Shengjie [1 ]
Yang, Huazhong [1 ]
Li, Xueqing [1 ]
机构
[1] Tsinghua Univ, BNRist, Dept Elect Engn, Beijing, Peoples R China
关键词
Ternary content addressable memory (TCAM); low-power; NEM relay; beyond-CMOS; dynamic memory; TCAM; CAM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Ternary content addressable memory (TCAM) has been a critical component in caches, routers, etc., in which density, speed, power efficiency, and reliability are the major design targets. There have been the conventional low-write-power but bulky SRAM-based TCAM design, and also denser but less reliable or higher-write-power TCAM designs using nonvolatile memory (NVM) devices. Meanwhile, some TCAM designs using dynamic memories have been also proposed. Although dynamic design TCAM is denser than CMOS SRAM TCAM and more reliable than NVM TCAM, the conventional row-by-row refresh operations land up with a bottleneck of interference with normal TCAM activities. Therefore, this paper proposes a custom low-power dynamic TCAM using nanoelectromechanical (NEM) relay devices utilizing one-shot refresh to solve the memory refresh problem. By harnessing the unique NEM relay characteristics with a proposed novel cell structure, the proposed TCAM occupies a small footprint of only 3 transistors (with two NEM relays integrated on the top through the back-end-of-line process), which significantly outperforms the density of 16-transistor SRAM-based TCAM. In addition, evaluations show that the proposed TCAM improves the write energy efficiency by 2.31x, 131x, and 13.5x over SRAM, RRAM, and FeFET TCAMs, respectively; The search energy-delay-product is improved by 12.7x, 1.30x, and 2.83x over SRAM, RRAM, and FeFET TCAMs, respectively.
引用
收藏
页码:1100 / 1103
页数:4
相关论文
共 50 条
  • [21] DESIGN OF AN MTJ-BASED NONVOLATILE MULTI-CONTEXT TERNARY CONTENT-ADDRESSABLE MEMORY
    Onizawa, Naoya
    Arakawa, Ren
    Hanyu, Takahiro
    JOURNAL OF APPLIED LOGICS-IFCOLOG JOURNAL OF LOGICS AND THEIR APPLICATIONS, 2020, 7 (01): : 89 - 109
  • [22] A High-Density Ternary Content-Addressable Memory Using Single-Electron Transistors
    Degawa, Katsuhiko
    Aoki, Takafumi
    Higuchi, Tatsuo
    Inokawa, Hiroshi
    Nishiguchi, Katsuhiko
    Takahashi, Yasuo
    ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 116 - +
  • [23] Design of low-power Content-Addressable Memory cell
    Cheng, KH
    Wei, CH
    Chen, YW
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1447 - 1450
  • [24] Memtransistor-Based Ternary Content-Addressable Memories: Design and Evaluation
    Ly, Denys R. B.
    Fong, Xuanyao
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (12) : 6745 - 6750
  • [25] Novel circuit design for content-addressable memory in QCA technology
    Enayati, Mohammad
    Rezai, Abdalhossein
    Karimi, Asghar
    PHOTONIC NETWORK COMMUNICATIONS, 2023, 45 (02) : 79 - 88
  • [26] Novel circuit design for content-addressable memory in QCA technology
    Mohammad Enayati
    Abdalhossein Rezai
    Asghar Karimi
    Photonic Network Communications, 2023, 45 : 79 - 88
  • [27] Comp-TCAM: An Adaptable Composite Ternary Content-Addressable Memory on FPGAs
    Irfan, Muhammad
    Yantir, Hasan Erdem
    Ullah, Zahid
    Cheung, Ray C. C.
    IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (02) : 63 - 66
  • [28] Accelerated Updating Mechanisms for FPGA-Based Ternary Content-Addressable Memory
    Irfan, Muhammad
    Ullah, Zahid
    Sanka, Abdurrashid I.
    Cheung, Ray C. C.
    IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (02) : 37 - 40
  • [29] Inverter and Ternary Content-Addressable Memory Based on Carbon Nanotube Transistors Using Chemical Doping Strategy
    He, Nian
    Yuan, Qi
    Wang, Yufei
    Sun, Yanmei
    Wen, Dianzhong
    ADVANCED ELECTRONIC MATERIALS, 2022, 8 (10)
  • [30] Low power design of precomputation-based content-addressable memory
    Ruan, Shanq-Jang
    Wu, Chi-Yu
    Hsieh, Jui-Yuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 331 - 335