Dynamic Ternary Content-Addressable Memory Is Indeed Promising: Design and Benchmarking Using Nanoelectromechanical Relays

被引:0
|
作者
Zhong, Hongtao [1 ]
Cao, Shengjie [1 ]
Yang, Huazhong [1 ]
Li, Xueqing [1 ]
机构
[1] Tsinghua Univ, BNRist, Dept Elect Engn, Beijing, Peoples R China
关键词
Ternary content addressable memory (TCAM); low-power; NEM relay; beyond-CMOS; dynamic memory; TCAM; CAM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Ternary content addressable memory (TCAM) has been a critical component in caches, routers, etc., in which density, speed, power efficiency, and reliability are the major design targets. There have been the conventional low-write-power but bulky SRAM-based TCAM design, and also denser but less reliable or higher-write-power TCAM designs using nonvolatile memory (NVM) devices. Meanwhile, some TCAM designs using dynamic memories have been also proposed. Although dynamic design TCAM is denser than CMOS SRAM TCAM and more reliable than NVM TCAM, the conventional row-by-row refresh operations land up with a bottleneck of interference with normal TCAM activities. Therefore, this paper proposes a custom low-power dynamic TCAM using nanoelectromechanical (NEM) relay devices utilizing one-shot refresh to solve the memory refresh problem. By harnessing the unique NEM relay characteristics with a proposed novel cell structure, the proposed TCAM occupies a small footprint of only 3 transistors (with two NEM relays integrated on the top through the back-end-of-line process), which significantly outperforms the density of 16-transistor SRAM-based TCAM. In addition, evaluations show that the proposed TCAM improves the write energy efficiency by 2.31x, 131x, and 13.5x over SRAM, RRAM, and FeFET TCAMs, respectively; The search energy-delay-product is improved by 12.7x, 1.30x, and 2.83x over SRAM, RRAM, and FeFET TCAMs, respectively.
引用
收藏
页码:1100 / 1103
页数:4
相关论文
共 50 条
  • [41] DESIGN, SELECTION AND IMPLEMENTATION OF A CONTENT-ADDRESSABLE MEMORY FOR A VLSI CMOS CHIP ARCHITECTURE
    JONES, S
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1988, 135 (03): : 165 - 172
  • [42] RPE-TCAM: Reconfigurable Power-Efficient Ternary Content-Addressable Memory on FPGAs
    Irfan, Muhammad
    Ullah, Zahid
    Chowdhury, Mehdi Hasan
    Cheung, Ray C. C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (08) : 1925 - 1929
  • [43] Ternary content-addressable memory with MoS2 transistors for massively parallel data search
    Yang, Rui
    Li, Haitong
    Smithe, Kirby K. H.
    Kim, Taeho R.
    Okabe, Kye
    Pop, Eric
    Fan, Jonathan A.
    Wong, H-S Philip
    NATURE ELECTRONICS, 2019, 2 (03) : 108 - 114
  • [44] Ternary content-addressable memory with MoS2 transistors for massively parallel data search
    Rui Yang
    Haitong Li
    Kirby K. H. Smithe
    Taeho R. Kim
    Kye Okabe
    Eric Pop
    Jonathan A. Fan
    H.-S. Philip Wong
    Nature Electronics, 2019, 2 : 108 - 114
  • [45] Highly Scaled InGaZnO Ferroelectric Field-Effect Transistors and Ternary Content-Addressable Memory
    Sun, Chen
    Han, Kaizhen
    Samanta, Subhranu
    Kong, Qiwen
    Zhang, Jishen
    Xu, Haiwen
    Wang, Xinke
    Kumar, Annie
    Wang, Chengkuan
    Zheng, Zijie
    Yin, Xunzhao
    Ni, Kai
    Gong, Xiao
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (09) : 5262 - 5269
  • [46] Bank-selective Strategy for Gate-based Ternary Content-addressable Memory on FPGAs
    Irfan, Muhammad
    Cheung, Ray C. C.
    Ullah, Zahid
    2019 IEEE 30TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2019), 2019, : 288 - 291
  • [47] Ternary Content-Addressable Memory Based on a Single Two-Dimensional Transistor for Memory-Augmented Learning
    Cai, Jun
    Wu, Peng
    Tripathi, Rahul
    Kong, Jing
    Chen, Zhihong
    Appenzeller, Joerg
    ACS NANO, 2024, 18 (34) : 23489 - 23496
  • [48] Modeling and Design for Magnetoelectric Ternary Content Addressable Memory (TCAM)
    Narla, Siri
    Kumar, Piyush
    Laguna, Ann Franchesca
    Reis, Dayane
    Sharon, X. Sharon
    Niemier, Michael
    Naeemi, Azad
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2022, 8 (01): : 44 - 52
  • [49] 100 MBIT/S ADAPTIVE DATA COMPRESSOR DESIGN USING SELECTIVELY SHIFTABLE CONTENT-ADDRESSABLE MEMORY
    JONES, S
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (04): : 498 - 502
  • [50] Design of Content-Addressable Memory for Big Data Applications Using 18nm FINFET Technology
    Malathi, D.
    Saranya, M. D.
    Ponmurugan, P.
    Revathi, S.
    Kumar, Kavin K.
    Malavika, S.
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 169 - 173