Globally Asynchronous Locally Synchronous Design Based Heterogeneous Multi-core System

被引:0
|
作者
Jain, Rashmi A. [1 ]
Padole, Dinesh V. [1 ]
机构
[1] GH Raisoni Coll Engn Nagpur MS, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
Asynchronous; Synchronous or clocked core GALS core; general purpose processor core; low power; microprocessor; SoC;
D O I
10.1007/978-3-319-03107-1_81
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Multi-core system has wide efficacy in today's applications due to less power consumption and high performance. According to study of different scalable architectures of heterogeneous multi-core system we have been presented two different cores. First one synchronous or clocked core design is still through far the most accepted digital system design methodology. Synchronous core is well understood and supported by the grown-up CAD tools. Now-a-day it is implemented as System-on-Chips (SoCs). Second one Asynchronous Locally Synchronous (GALS) core is a comparatively latest design methodology of VLSI system that promises to merge the advantages of synchronous and asynchronous designs. By different partitioning strategy of the synchronous architecture it is created. To draw comparisons; a general purpose 8-bit synchronous core was designed and then converted into GALS core. These models were implemented in VHDL with Xilinx ISE 13.3 software and simulated using ModelSim tool. The synthesis results show in the same power consumption and a less area, GALS core outperformed the synchronous core of operating frequency which is just about double the operating frequency than the synchronous version. Globally through the proposed and integrate these cores into a single integrated chip. Generate a multi core system.
引用
收藏
页码:739 / 748
页数:10
相关论文
共 50 条
  • [41] CAD tools for a globally asynchronous locally synchronous FPGA architecture
    Jia, X
    Vemuri, R
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 251 - 256
  • [42] Synthesizing Globally Asynchronous Locally Synchronous Systems With IEC 61499
    Yoong, Li Hsien
    Shaw, Gareth Darcy
    Roop, Partha S.
    Salcic, Zoran
    IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS PART C-APPLICATIONS AND REVIEWS, 2012, 42 (06): : 1465 - 1477
  • [43] A clock gating circuit for globally asynchronous locally synchronous systems
    Carlsson, Jonas
    Palmkvist, Kent
    Wanhammar, Lars
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 15 - +
  • [44] GALA (Globally Asynchronous Locally Arbitrary) design
    Varshavsky, V
    Marakhovsky, V
    CONCURRENCY AND HARDWARE DESIGN: ADVANCED IN PETRI NETS, 2002, 2549 : 61 - 107
  • [45] Power and performance evaluation of globally asynchronous locally synchronous processors
    Iyer, A
    Marculescu, D
    29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2002, : 158 - 168
  • [46] Research on the design of multi-core embedded system based on Microblaze
    Department of Physics, Jining Normal University, Inner-Mongolia, China
    不详
    Int. J. Control Autom., 12 (425-434):
  • [47] A Unified Runtime System for Heterogeneous Multi-core Architectures
    Augonnet, Cedric
    Namyst, Raymond
    EURO-PAR 2008 WORKSHOPS - PARALLEL PROCESSING, 2009, 5415 : 174 - 183
  • [48] The Design of Microkernel Memory Management Mechanism Based on Heterogeneous Multi-core Processor
    Yun, Deng
    Yan, Zhu
    Cheng Xiaohui
    ICIIP'18: PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION PROCESSING, 2018, : 120 - 126
  • [49] Research on Multi-core Heterogeneous Operating System Architecture
    Rong, Zhou
    2014 SIXTH INTERNATIONAL CONFERENCE ON MEASURING TECHNOLOGY AND MECHATRONICS AUTOMATION (ICMTMA), 2014, : 516 - 519
  • [50] HMMC: A memory controller for heterogeneous Multi-core System
    Hussain, Tassadaq
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (08) : 752 - 766